EEWORLDEEWORLDEEWORLD

Part Number

Search

GS881Z18BGD-250

Description
ZBT SRAM, 512KX18, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165
Categorystorage    storage   
File Size1MB,39 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS881Z18BGD-250 Overview

ZBT SRAM, 512KX18, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165

GS881Z18BGD-250 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeBGA
package instructionTBGA,
Contacts165
Reach Compliance Codeunknow
ECCN code3A991.B.2.A
Maximum access time5.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 codeR-PBGA-B165
JESD-609 codee1
length15 mm
memory density9437184 bi
Memory IC TypeZBT SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX18
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
om
m
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
de
en
Paramter Synopsis
-333
2.5
3.0
250
290
4.5
4.5
200
230
d
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
fo
r
-300
2.5
3.3
230
265
5.0
5.0
185
210
N
-250
2.5
4.0
200
230
5.5
5.5
160
185
ew
-200
3.0
5.0
170
195
6.5
6.5
140
160
D
3.8
6.7
140
160
7.5
7.5
128
145
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
ec
ot
R
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
N
Flow Through
2-1-1-1
Rev: 1.06a 2/2008
1/39
es
-150
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ig
n
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2002, GSI Technology
In the application of STM32F407+DP83848, is the MAC address determined by programming the STM32F407 register?
In the application of STM32F407+DP83848, is the MAC address determined by programming the register of STM32F407? The PHY chip DP83848 has an ID. Is there any relationship between this ID and the MAC a...
涛声依旧00 stm32/stm8
National Technology N32 MCU RF Resource Library (official, practical information)
[i=s]This post was last edited by milafan on 2022-5-11 10:06[/i]Contains selection table + basic documents + user guide for each module + application notes and other materialsGeneral MCU+Security Chip...
milafan Domestic Chip Exchange
I simply changed the product string and vendor string, but garbled characters appeared when using AT24C01A. I need help from an expert.
I simply changed the product string and vendor string, and used AT24C01A, but garbled characters appeared. I asked for help from experts. According to the EXTERNAL ROM EXAMPLE listed in the product da...
dreamachine MCU
Detailed information about Samsung packaged KBN00900HM-A439
As the title says, do you have any detailed information about Samsung packaged KBN00900HM-A439? ? ? ?...
shenxing Embedded System
I encountered a problem when porting the kernel from vivi to u-boot!
The kernel provided by Samsung is for vivi, but I want to use u-boot to boot it. After transplanting it, u-boot runs, but there is a problem with booting the kernel. I looked at the binary data of the...
zqf5 Embedded System
BB——Black Development Board
How to debug the BB_Black Chinese version launched by TI this time? Do I need to use other emulators? Can an expert give me some advice?...
billjing DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2865  1592  2018  46  576  58  33  41  1  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号