EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R-0422902QYA

Description
FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288
CategoryProgrammable logic devices    Programmable logic   
File Size802KB,40 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R-0422902QYA Overview

FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288

5962R-0422902QYA Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionQFF,
Contacts288
Reach Compliance Codeunknown
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F288
JESD-609 codee0
length40 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals288
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.42 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
total dose100k Rad(Si) V
width40 mm
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
December 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
To the netizens who entered the Pingtouge RVB2601 competition (reference materials, technical support, experience sharing, work submission and selection criteria)
Event details: Click here All 100 boards have been distributed to netizens. After getting the boards, netizens can start their hands-on journey. In addition to submitting the final work, netizens are ...
EEWORLD社区 XuanTie RISC-V Activity Zone
After CCS is installed, there are many exe files in the bin folder. How can I view them?
After installing CCS, there are many exe files in the bin folder. How can I view them? What information does the exe file above store? How can I open it with the terminal? As shown in the figure:For e...
火火山 Microcontroller MCU
Summary: RCSN experience W806 Lianshengde 9.9 yuan development board
[url=home.php?mod=spaceuid=530197]@RCSN[/url] W806 Lianshengde 9.9 yuan development board experience --- Linux environment development [MCU] W806 Lianshengde 9.9 yuan development board experience 2 --...
EEWORLD社区 Domestic Chip Exchange
What are the system resource requirements for using Libmad in embedded systems?
For example, if it is implemented on ARM, what is the ARM frequency? What is the memory occupied? What is the decoding time?...
xiangbing Embedded System
[My WEBENCH masterpiece] Design of 12V2A power supply of TPS54260
[i=s] This post was last edited by dontium on 2015-6-17 17:06 [/i] [align=left][size=12.0pt] [/size][/align][align=left][font=宋体][size=12.0pt] This design is for a product using [/size][size=16px] TPS...
dontium Analogue and Mixed Signal
【Translation】Micropy Official Tutorial 06 Acceleration Sensor
[b][size=24px]6. Accelerometer[/size][/b] In this tutorial you will learn how to read the accelerometer signal and change the state of the LED light by tilting the development board left or right. [b]...
我的学号 stm32/stm8

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1102  1342  1302  1148  2746  23  28  27  24  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号