EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R521401VXC

Description
Clock Generator, CMOS,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size164KB,22 Pages
ManufacturerCobham PLC
Download Datasheet Parametric View All

5962R521401VXC Overview

Clock Generator, CMOS,

5962R521401VXC Parametric

Parameter NameAttribute value
MakerCobham PLC
package instruction,
Reach Compliance Codeunknow
ECCN codeEAR99
Certification statusNot Qualified
technologyCMOS
total dose100k Rad(Si) V
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
Standard Products
UT7R995 & UT7R995C RadClock
TM
2.5V/3.3V 200MHz High-Speed
Multi-phase PLL Clock Buffer
Datasheet
January 2014
FEATURES:
+3.3V
Core Power Supply
+2.5V
or +3.3V Clock Output Power Supply
- Independent Clock Output Bank Power Supplies
Output
frequency range: 6 MHz to 200 MHz
Bank
pair output-output skew < 100 ps
Cycle-cycle jitter < 50 ps
50%
± 2% maximum output duty cycle at 100MHz
Eight
LVTTL outputs with selectable drive strength
Selectable
positive- or negative-edge synchronization
Selectable
phase-locked loop (PLL) frequency range and
lock indicator
Phase
adjustments in 625 to 1300 ps steps up to ± 7.8 ns
(1-6,8,10,12)
x multiply and (1/2,1/4) x divide ratios
Compatible
with Spread-Spectrum reference clocks
Power-down
mode
Selectable
reference input divider
Operational environment:
- Total-dose tolerance: 100 krad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
HiRel
temperature range: -55
o
C to +125
o
C
Extended
industrial temp: -40
o
C to +125
o
C
Packaging options:
- 48-Lead Ceramic Flatpack
- 48-Lead QFNdevelopment pending/contact factory
Standard Microcircuit Drawing: 5962-05214
- QML-Q and QML-V compliant part
INTRODUCTION:
The UT7R995/UT7R995C is a low-voltage, low-power, eight-
output, 6-to-200 MHz clock driver. It features output phase
programmability which is necessary to optimize the timing of
high-performance microprocessor and communication sys-
tems.
The user programs both the frequency and the phase of the out-
put banks through nF[1:0] and DS[1:0] pins. The adjustable
phase feature allows the user to skew the outputs to lead or lag
the reference clock. Connect any one of the outputs to the
feedback input to achieve different reference frequency multi-
plication and division ratios.
The devices also feature split output bank power supplies that
enable banks 1 & 2, bank 3, and bank 4 to operate at a different
1
power supply levels. The ternary PE/HD pin controls the syn-
chronization of output signals to either the rising or the falling
edge of the reference clock and selects the drive strength of the
output buffers.
To ensure smooth startup of the UT7R995/UT7R995C, inde-
pendent of the behavior of the reference clock, it is required
that the PD/DIV pin be held low to reset the device until power
up is complete and the reference clock is stable. Similarly, if
the frequency range select pin (FS) is changed during opera-
tion of the UT7R995/UT7R995C, the PD/DIV must be driven
low for a minimum of 3μs to guarantee the transition from one
FS range to the next, ensuring the reliable start up of the newly
selected PLL oscillator.
The UT7R995 and UT7R995C both interface to a digital clock
while the UT7R995C will also interface to a quartz crystal.
4F0
4F1
sOE
PD/DIV
PE/HD
V
DD
V
DD
Q3
3Q1
3Q0
V
SS
V
SS
V
DD
FB
V
DD
V
SS
V
SS
2Q1
2Q0
V
DD
Q1
LOCK
V
SS
DS0
DS1
1F0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
3F1
3F0
FS
V
SS
V
SS
V
DD
Q4
4Q1
4Q0
V
SS
V
SS
V
DD
XTAL1
NC/XTAL2
V
DD
V
SS
V
SS
1Q1
1Q0
V
DD
Q1
V
SS
TEST
2F1
2F0
1F1
UT7R995
&
UT7R995C
Figure 1. 48-Lead Ceramic Flatpack Pin Description
Current measurement technology
[align=left][color=rgb(84, 84, 84)][font=Arial, 宋体][size=12px]电流表检测通过其输入端(讳输入端之间接近于短路)的电流。常用电流表必须与待测电路或器件相串联,使电流既流过仪表又流过测试电路。进行电流测量有两种基本技术,即在线检测法和磁场检测法。1、在线检测法在线电流检测仪表利用类似于下图(a)和(b)所示的分流器或虚接地放大器技术。分流器...
gooxian Test/Measurement
【TI's First Low Power Design Competition】Clock and Watchdog
Let's continue with the previous article. The author first studied the clock system of FR5969. According to the manual, you can know that Xiaolang has such a clock tree——It's just a screenshot, you ca...
sjtitr Microcontroller MCU
The back of the EP4CE6E22C8 chip has a square pad.
I looked at the schematic diagram of the FPGA development board and found that the EP4CE6E22C8 chip has 145 pins marked. I didn't pay attention to it at the time and thought the schematic was wrong. L...
18772964987 PCB Design
Dear Gods, please look here
[b] I am looking for the electronic version of the Altium Designer 14 tutorial online, thank you. . . [/b]...
刘小凯 PCB Design
Question about the input current limiting resistor of the switching power supply
I installed a switching power supply with an input power of 12W for the first time. The input filter capacitor is 47uF/400V. When the capacitor is powered on, it charges and generates a large current....
zbz0529 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1582  77  1506  1626  469  32  2  31  33  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号