EEWORLDEEWORLDEEWORLD

Part Number

Search

89H48H12AG2ZCBL

Description
FCBGA-1156, Tray
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size626KB,60 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

89H48H12AG2ZCBL Online Shopping

Suppliers Part Number Price MOQ In stock  
89H48H12AG2ZCBL - - View Buy Now

89H48H12AG2ZCBL Overview

FCBGA-1156, Tray

89H48H12AG2ZCBL Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeFCBGA
package instructionBGA, BGA1156,34X34,40
Contacts1156
Manufacturer packaging codeBL1156
Reach Compliance Codenot_compliant
ECCN code3A001.A.3
Address bus width
Bus compatibilityI2C; ISA; PCI; SMBUS; VGA
maximum clock frequency125 MHz
Maximum data transfer rate48000 MBps
External data bus width
JESD-30 codeS-PBGA-B1156
JESD-609 codee0
length35 mm
Humidity sensitivity level4
Number of terminals1156
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA1156,34X34,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1,2.5,2.5/3.3 V
Certification statusNot Qualified
Maximum seat height3.42 mm
Maximum slew rate5529 mA
Maximum supply voltage1.1 V
Minimum supply voltage0.9 V
Nominal supply voltage1 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width35 mm
uPs/uCs/peripheral integrated circuit typeBUS CONTROLLER, PCI
48-Lane 12-Port PCIe® Gen2
System Interconnect Switch
®
89HPES48H12AG2
Datasheet
The 89HPES48H12AG2 is a member of the IDT PRECISE™ family
of PCI Express® switching solutions. The PES48H12AG2 is a 48-lane,
12-port system interconnect switch optimized for PCI Express Gen2
packet switching in high-performance applications, supporting multiple
simultaneous peer-to-peer traffic flows. Target applications include
servers, storage, communications, embedded systems, and multi-host
or intelligent I/O based systems with inter-domain communication.
Device Overview
• De-emphasis
• Receive equalization
• Drive strength
Switch Partitioning
Features
High Performance Non-Blocking Switch Architecture
48-lane 12-port PCIe switch
• Six x8 ports switch ports each of which can bifurcate to two
x4 ports (total of twelve x4 ports)
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to
48 GBps (384 Gbps)
of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Standards and Compatibility
PCI Express Base Specification 2.0 compliant
Implements the following optional PCI Express features
• Advanced Error Reporting (AER) on all ports
• End-to-End CRC (ECRC)
• Access Control Services (ACS)
• Power Budgeting Enhanced Capability
• Device Serial Number Enhanced Capability
• Sub-System ID and Sub-System Vendor ID Capability
• Internal Error Reporting ECN
• Multicast ECN
• VGA and ISA enable
• L0s and L1 ASPM
• ARI ECN
Port Configurability
x4 and x8 ports
• Ability to merge adjacent x4 ports to create a x8 port
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Autonomous and software managed link width and speed
control
Per lane SerDes configuration
IDT proprietary feature that creates logically independent
switches in the device
Supports up to 12 fully independent switch partitions
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
• Dynamic port reconfiguration — downstream, upstream
• Dynamic migration of ports between partitions
• Movable upstream port within and between switch partitions
Initialization / Configuration
Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
Common switch configurations are supported with pin strap-
ping (no external components)
Supports in-system Serial EEPROM initialization/program-
ming
Quality of Service (QoS)
Port arbitration
• Round robin
Request metering
• IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
• Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Multicast
Compliant to the PCI-SIG multicast ECN
Supports arbitrary multicasting of Posted transactions
Supports 64 multicast groups
Multicast overlay mechanism support
ECRC regeneration support
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible port clocking modes
• Common clock
• Non-common clock
• Local port clock with SSC and port reference clock input
Hot-Plug and Hot Swap
Hot-plug controller on all ports
• Hot-plug supported on all downstream switch ports
All ports support hot-plug using low-cost external I
2
C I/O
expanders
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 59
December 12, 2013
What is April Fool's Day? Have you been fooled today?
[color=#666666][font=Arial, Helvetica, sans-serif][size=18px]Every April Fools’ Day, there are all kinds of deceptive dynamics in the circle of friends. As expected, I saw quite a few today. Let’s tal...
yijindz Talking
TI motorware library vector control laboratory inspinlabs_FOC labs_2b program
Experts, when using labs_2b to identify motor parameters, if the motor has a Hall sensor, do I need to connect the Hall sensor to the driver board? The driver board I have does not have a Hall sensor ...
公伟凯 Motor Drive Control(Motor Control)
Have you heard of this black technology that kills earthworms and destroys the soil?
"There's nothing I can't do, except what you can't think of!""The earthworm motor can handle all these terrains, including mountains, vegetable fields, dry land, wetlands, hills, plains, and river ban...
eric_wang Talking
Basic knowledge of automatic regulation principles
Friendly reminder: Thanks to the kindness of netizens, I saw that some netizens reposted this post, thank you! I hope everyone will indicate the author when reposting: Jiaozuo Huarun Bai Zhigang. At p...
gauson Industrial Control Electronics
Competition mode urgently needs to change, local automotive electronics companies are facing difficulties
[font=Courier]At the beginning of 2008, the automotive electronics industry reviewed the development of 2007 and raised some thought-provoking questions. Local automotive electronics companies will fa...
1ying Automotive Electronics
Will there be similar questions about voltage-controlled LC oscillators this year?
[i=s]This post was last edited by paulhyde on 2014-9-15 09:08[/i] I looked at the component list for 2003 and there was a high-frequency varactor diode, and the topic for that year was a voltage-contr...
0810612124 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 677  1032  2107  238  474  14  21  43  5  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号