EEWORLDEEWORLDEEWORLD

Part Number

Search

LTC2141IUP-12#PBF

Description
2-Channel Dual ADC Pipelined 40Msps 12-bit Parallel 64-Pin QFN EP Tube
File Size1MB,38 Pages
ManufacturerADI
Websitehttps://www.analog.com
Download Datasheet Parametric View All

LTC2141IUP-12#PBF Overview

2-Channel Dual ADC Pipelined 40Msps 12-bit Parallel 64-Pin QFN EP Tube

LTC2141IUP-12#PBF Parametric

Parameter NameAttribute value
EU restricts the use of certain hazardous substancesCompliant
ECCN (US)EAR99
Part StatusActive
HTS8542.39.00.01
Converter TypeGeneral Purpose
ArchitecturePipelined
Resolution12bit
Number of ADCs2
Number of Input Channels2
Sampling Rate40Msps
Digital Interface TypeParallel
Input TypeVoltage
Input Signal TypeDifferential
Voltage ReferenceExternal|Internal
Voltage Supply SourceSingle
Input Voltage1Vp-p/2Vp-p
Minimum Single Supply Voltage (V)1.7
Typical Single Supply Voltage (V)1.8
Maximum Single Supply Voltage (V)1.9
Typical Power Dissipation (mW)172
Maximum Power Dissipation (mW)202
Integral Nonlinearity Error±0.9LSB
Full Scale Error-1.7/1.1%FSR
Signal to Noise Ratio70.5dBFS(Typ)
No Missing Codes (bit)12
Sample and HoldYes
Single-Ended InputNo
Digital Supply SupportNo
Minimum Operating Temperature (°C)-40
Maximum Operating Temperature (°C)85
PackagingTube
Supplier Temperature GradeIndustrial
Supplier PackageQFN EP
Pin Count64
Standard Package NameQFN
MountingSurface Mount
Package Height0.75(Max)
Package Length9
Package Width9
PCB changed64
Lead ShapeNo Lead
LTC2142-12/
LTC2141-12/LTC2140-12
12-Bit, 65Msps/
40Msps/25Msps Low Power
Dual ADCs
DESCRIPTION
The LTC
®
2142-12/LTC2141-12/LTC2140-12 are 2-channel
simultaneous sampling 12-bit A/D converters designed
for digitizing high frequency, wide dynamic range signals.
They are perfect for demanding communications applica-
tions with AC performance that includes 70.8dB SNR and
89dB spurious free dynamic range (SFDR). Ultralow jitter
of 0.08ps
RMS
allows undersampling of IF frequencies with
excellent noise performance.
DC specs include ±0.3LSB INL (typ), ±0.1LSB DNL (typ)
and no missing codes over temperature. The transition
noise is 0.3LSB
RMS
.
The digital outputs can be either full rate CMOS, double
data rate CMOS, or double data rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
inputs may be driven differentially
or single-ended with a sine wave, PECL, LVDS, TTL, or
CMOS inputs. An optional clock duty cycle stabilizer al-
lows high performance at full speed for a wide range of
clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
n
2-Channel Simultaneously Sampling ADC
70.8dB SNR
89dB SFDR
Low Power: 92mW/65mW/48mW Total
46mW/33mW/24mW per Channel
Single 1.8V Supply
CMOS, DDR CMOS, or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2V
P-P
750MHz Full Power Bandwidth S/H
Optional Data Output Randomizer
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Serial SPI Port for Configuration
64-Pin (9mm
×
9mm) QFN Package
APPLICATIONS
n
n
n
n
n
n
Communications
Cellular Base Stations
Software Defined Radios
Portable Medical Imaging
Multi-Channel Data Acquisition
Nondestructive Testing
TYPICAL APPLICATION
1.8V
V
DD
1.8V
OV
DD
2-Tone FFT, f
IN
= 70MHz and 69MHz
0
–10
–20
AMPLITUDE (dBFS)
CH 1
ANALOG
INPUT
S/H
12-BIT
ADC CORE
D1_11
CMOS,
DDR CMOS
OR
DDR LVDS
OUTPUTS
–30
–40
–50
–60
–70
–80
D1_0
D2_11
CH 2
ANALOG
INPUT
S/H
12-BIT
ADC CORE
OUTPUT
DRIVERS
D2_0
–90
–100
–110
–120
65MHz
CLOCK
CLOCK
CONTROL
21421012 TA01a
0
20
10
FREQUENCY (MHz)
30
21821012
TA01b
GND
OGND
21421012fa
1
MicroPython further improves the file system
stm32/storage: Make pyb.Flash configurable, and support ext block proto. stm32/main: Auto detect block device used for main filesystem. stm32/moduos: Add VfsLfs1 and VfsLfs2 to uos module, if enabled....
dcexpert DIY/Open Source Hardware
Ns 5gt combat record
Ns 5gt combat record background: The company originally had a netscreen 5gt-108, and did a lot of port mapping, that is, VIP. There were often intrusions from the external network. At the same time, t...
flyjackie Embedded System
Interpretation of analog electronic circuits
Usually when we get excited and find a circuit diagram on the Internet and are ready to "feverish", we usually need to understand the circuit diagram. So what is "reading" a circuit diagram? The so-ca...
songbo Analog electronics
Implementation of uC_OS_ porting on TMS320F2812
[size=5]Implementation of uC_OS_ porting on TMS320F2812[/size] [size=5][/size] [size=5] [/size] [size=5][/size]...
Jacktang DSP and ARM Processors
Do you use cmake a lot in practice? Please share your thoughts on using it, having used it, or thinking of using it.
Recently, I saw netizens on the forum mentioning cmake when playing with Xianji's high-performance MCU. Some netizens gave feedback: " There are still some aspects of the HPM6750 development environme...
nmg Domestic Chip Exchange
FPGA Hardware Semantics
It is very helpful for beginners to understand the macro~~ Hehe...
konginger FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1614  2767  194  2759  1427  33  56  4  29  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号