EEWORLDEEWORLDEEWORLD

Part Number

Search

M2080-12-627.3296LF

Description
Support Circuit, 1-Func, CQCC36, 9 X 9 MM, CERAMIC, LCC-36
CategoryWireless rf/communication    Telecom circuit   
File Size502KB,14 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

M2080-12-627.3296LF Overview

Support Circuit, 1-Func, CQCC36, 9 X 9 MM, CERAMIC, LCC-36

M2080-12-627.3296LF Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeLCC
package instructionQCCN,
Contacts36
Reach Compliance Codeunknow
JESD-30 codeS-CQCC-N36
JESD-609 codee3
length8.99 mm
Number of functions1
Number of terminals36
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height3.1 mm
Nominal supply voltage3.3 V
surface mountYES
Telecom integrated circuit typesATM/SONET/SDH SUPPORT CIRCUIT
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formNO LEAD
Terminal pitch0.635 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width8.99 mm
Base Number Matches1
Integrated
Circuit
Systems, Inc.
Preliminary Information
VCSO FEC PLL
WITH
A
UTO
S
WITCH FOR
SONET/OTN
P
IN
A
SSIGNMENT
(9 x 9 mm SMT)
FIN_SEL1
GND
P_SEL2
DIF_REF0
nDIF_REF0
REF_SEL
DIF_REF1
nDIF_REF1
VCC
FIN_SEL0
FEC_SEL0
FEC_SEL1
LOL
NBW
VCC
DNC
DNC
DNC
27
26
25
24
23
22
21
20
19
M2080/81/82
M2085/86/87
G
ENERAL
D
ESCRIPTION
The M2080/81/82 and M2085/86/87 are VCSO (Voltage
Controlled SAW Oscillator) based
clock PLLs designed for FEC clock
ratio translation in 10Gb optical
systems such as OC-192 or 10GbE.
They support FEC (Forward Error
Correction) clock multiplication
ratios, both forward (mapping) and
inverse (de-mapping). Multiplication ratios are
pin-selected from pre-programming look-up tables.
F
EATURES
Integrated SAW delay line; Output of 15 to 700 MHz
*
Low phase jitter < 0.5 ps rms typical
(12kHz to 20MHz or 50kHz to 80MHz)
LVPECL clock output (CML and LVDS options available)
Pin-selectable PLL divider ratios support FEC ratios
• M2080/85: OTU1 (255/238) and OTU2 (255/237) Mapping
• M2081/86: OTU1 (238/255) or OTU2 (237/255) De-mapping
• M2082/87: OTU1 (238/255)
and
OTU2 (237/255) De-mapping
28
29
30
31
32
33
34
35
36
M2080
Series
(Top View)
18
17
16
15
14
13
12
11
10
P_SEL0
P_SEL1
nFOUT
FOUT
GND
REF_ACK
AUTO
VCC
GND
Figure 1: Pin Assignment
Example I/O Clock Frequency Combinations
Using M2081-11-622.0800 FEC De-Map Ratios
FEC De-Map
PLL Ratio
Mfec / Rfec
1/1
237/255
238/255
Base Input Rate
1
(MHz)
622.0800
666.5143
669.3266
Output Clock
(either output)
MHz
622.08
or
155.52
Reference clock inputs support differential LVDS,
LVPECL, as well as single-ended LVCMOS, LVTTL
Loss of Lock (LOL) output pin; Narrow Bandwidth
control input (NBW pin)
AutoSwitch (AUTO pin) - automatic (non-revertive)
reference clock reselection upon clock failure
Acknowledge pin (REF_ACK pin) indicates the actively
selected reference input
Options for Hitless Switching (HS) with or without
Phase Build-out (PBO) to enable SONET (GR-253) /SDH
(G.813) MTIE and TDEV compliance during reselection
Single 3.3V power supply
Small 9 x 9 mm SMT (surface mount) package
Table 1: Example I/O Clock Frequency Combinations
Note 1: Input reference clock can be the base frequency shown
divided by “Mfin” (as shown in Tables 3 and 4 on pg. 3).
* Specify VCSO center frequency at time of order.
S
IMPLIFIED
B
LOCK
D
IAGRAM
M2080 Series
NBW
MUX
PLL
Phase
Detector
Loop Filter
DIF_REF0
nDIF_REF0
DIF_REF1
nDIF_REF1
REF_ACK
REF_SEL
AUTO
Auto
Ref Sel
0
Rfec
Div
VCSO
1
0
1
LOL Phase
Detector
Mfec Div
Mfin Divider
(1, 4, 8, 32
or
1, 4, 8, 16)
P Divider
(1, 4, 8, 32 or TriState)
Mfec / Rfec Divider
FEC_SEL1:0
FIN_SEL1:0
P_SEL2:0
2
2
3
LUT
Mfin Divider
LUT
P Divider
LUT
Figure 2: Simplified Block Diagram
M2080/81/82 M2085/86/87 Datasheet Rev 0.4
M2080/81/82 VCSO FEC PLL with AutoSwitch for SONET/OTN
GND
GND
GND
OP_IN
nOP_OUT
nVC
VC
OP_OUT
nOP_IN
LOL
FOUT
nFOUT
Tri-state
1
2
3
4
5
6
7
8
9
Revised 30Jul2004
I n t e g r a t e d C i r c u i t S y s t e m s, I n c .
Networking & Communications
w w w. i c s t . c o m
tel (508) 852-5400
PAL display FPGA implementation issues
I wrote a PAL interlaced display module on FPGA, using a 50HZ frame rate, generating composite blanking and composite synchronization control signals for odd and even fields, and sent them to DAV7123 ...
eeleader FPGA/CPLD
PULLUP in UCF reports an error during MAP
I am using XC6SLX9 chip, there is such a line in UCF: NET "A0SD"LOC = P33|PULLUP;This NET is used for the SDA pin of I2C, which usually needs to be pulled up, so it is written like this.But when MAPPI...
orta FPGA/CPLD
I am a newbie in electronics, can you recommend some useful electronic books or suggestions?
I have just started working in the electronic audio industry. Although I know some electronic principles, I am not proficient enough, especially circuit diagrams. I want to read some books in my spare...
Blindman Analog electronics
Can you send me a program to control ADS1605 with FPGA? Thanks
[table=98%,rgb(239, 245, 249)] [tr][td]If anyone has written this, please help me post it. Thanks in advance. QQ: [email]1099850660@qq.com[/email][/td][/tr] [/table]...
JasonnLee FPGA/CPLD
Regarding USB communication issues - waiting online...
I have a fire monitoring system that receives the monitored data through the serial port. Now I want to add the ability to receive the monitoring data through the USB interface. Now I don't know how t...
zy7786879 Embedded System
Regarding using AD to measure voltage (the voltage may be higher than the reference voltage) and requiring automatic range, is there any good way?
My idea is to use multiple channels and resistor voltage divider, but the problem is how to switch? Because no matter what switch is used, it seems that there will be a voltage drop on the main line, ...
tednick Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 214  1549  1623  651  1292  5  32  33  14  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号