EEWORLDEEWORLDEEWORLD

Part Number

Search

SN74LS259D

Description
LS SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDIP16
Categorylogic    logic   
File Size220KB,6 Pages
ManufacturerMotorola ( NXP )
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

SN74LS259D Overview

LS SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDIP16

SN74LS259D Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMotorola ( NXP )
package instructionSOP, SOP16,.25
Reach Compliance Codeunknow
Other features1:8 DMUX FOLLOWED BY LATCH; RESET ACTIVE ONLY WHEN LATCH ENABLE IS HIGH
seriesLS
JESD-30 codeR-PDSO-G16
JESD-609 codee0
length9.9 mm
Load capacitance (CL)15 pF
Logic integrated circuit typeD LATCH
MaximumI(ol)0.008 A
Number of digits1
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
power supply5 V
Maximum supply current (ICC)36 mA
Prop。Delay @ Nom-Su38 ns
propagation delay (tpd)24 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyTTL
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Trigger typeLOW LEVEL
width3.9 mm
SN54/74LS259
8-BIT ADDRESSABLE LATCH
The SN54/ 74LS259 is a high-speed 8-Bit Addressable Latch designed for
general purpose storage applications in digital systems. It is a multifunctional
device capable of storing single line data in eight addressable latches, and
also a 1-of-8 decoder and demultiplexer with active HIGH outputs. The device
also incorporates an active LOW common Clear for resetting all latches, as
well as, an active LOW Enable.
8-BIT ADDRESSABLE LATCH
LOW POWER SCHOTTKY
Serial-to-Parallel Conversion
Eight Bits of Storage With Output of Each Bit Available
Random (Addressable) Data Entry
Active High Demultiplexing or Decoding Capability
Easily Expandable
Common Clear
CONNECTION DIAGRAM DIP
(TOP VIEW)
16
J SUFFIX
CERAMIC
CASE 620-09
1
VCC
16
C
15
E
14
D
13
Q7
12
Q6
11
Q5
10
Q4
9
16
1
N SUFFIX
PLASTIC
CASE 648-08
1
Ao
2
A1
3
A2
4
Q0
5
Q1
6
Q2
7
Q3
8
GND
16
1
D SUFFIX
SOIC
CASE 751B-03
PIN NAMES
LOADING
(Note a)
HIGH
LOW
0.25 U.L.
0.25 U.L.
0.5 U.L.
0.25 U.L.
5 (2.5) U.L.
A0, A1, A2
D
E
C
Q0 to Q7
Address lnputs
Data Input
Enable (Active LOW) Input
Clear (Active LOW) input
Parallel Latch Outputs (Note b)
0.5 U.L.
0.5 U.L.
1.0 U.L.
0.5 U.L.
10 U.L.
ORDERING INFORMATION
SN54LSXXXJ
SN74LSXXXN
SN74LSXXXD
Ceramic
Plastic
SOIC
NOTES:
a) 1 TTL Unit Load (U.L.) = 40
µA
HIGH/1.6 mA LOW.
b) The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial
(74) Temperature Ranges.
GUARANTEED OPERATING RANGES
Symbol
VCC
TA
IOH
IOL
Supply Voltage
Operating Ambient Temperature Range
Output Current — High
Output Current — Low
Parameter
54
74
54
74
54, 74
54
74
Min
4.5
4.75
– 55
0
Typ
5.0
5.0
25
25
Max
5.5
5.25
125
70
– 0.4
4.0
8.0
Unit
V
°C
mA
mA
FAST AND LS TTL DATA
5-433

SN74LS259D Related Products

SN74LS259D SN54LS259J SN54LS259
Description LS SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDIP16 LS SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDIP16 LS SERIES, LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, PDIP16
series LS LS LS
Number of digits 1 1 1
Number of functions 1 1 1
Number of terminals 16 16 16
Maximum operating temperature 70 °C 125 °C 70 Cel
Minimum operating temperature - -55 °C 0.0 Cel
Output polarity TRUE TRUE TRUE
Temperature level COMMERCIAL MILITARY COMMERCIAL
Terminal form GULL WING THROUGH-HOLE THROUGH-hole
Terminal location DUAL DUAL pair
Trigger type LOW LEVEL LOW LEVEL Low LEVEL
Is it Rohs certified? incompatible incompatible -
Maker Motorola ( NXP ) Motorola ( NXP ) -
package instruction SOP, SOP16,.25 DIP, -
Reach Compliance Code unknow unknow -
Other features 1:8 DMUX FOLLOWED BY LATCH; RESET ACTIVE ONLY WHEN LATCH ENABLE IS HIGH 1:8 DMUX FOLLOWED BY LATCH; RESET ACTIVE ONLY WHEN LATCH ENABLE IS HIGH -
JESD-30 code R-PDSO-G16 R-GDIP-T16 -
JESD-609 code e0 e0 -
length 9.9 mm 19.3 mm -
Load capacitance (CL) 15 pF 15 pF -
Logic integrated circuit type D LATCH D LATCH -
Package body material PLASTIC/EPOXY CERAMIC, GLASS-SEALED -
encapsulated code SOP DIP -
Package shape RECTANGULAR RECTANGULAR -
Package form SMALL OUTLINE IN-LINE -
Maximum supply current (ICC) 36 mA 36 mA -
propagation delay (tpd) 24 ns 24 ns -
Certification status Not Qualified Not Qualified -
Maximum seat height 1.75 mm 4.19 mm -
Maximum supply voltage (Vsup) 5.25 V 5.5 V -
Minimum supply voltage (Vsup) 4.75 V 4.5 V -
Nominal supply voltage (Vsup) 5 V 5 V -
surface mount YES NO -
technology TTL TTL -
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) -
Terminal pitch 1.27 mm 2.54 mm -
width 3.9 mm 7.62 mm -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2850  421  1764  2858  1920  58  9  36  39  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号