EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R042293QYC

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288
CategoryProgrammable logic devices    Programmable logic   
File Size928KB,38 Pages
ManufacturerCobham PLC
Download Datasheet Parametric View All

5962R042293QYC Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288

5962R042293QYC Parametric

Parameter NameAttribute value
package instructionQFF,
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F288
JESD-609 codee4
length40 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals288
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.42 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
total dose100k Rad(Si) V
width40 mm
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 16, 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Design of a high-order digital phase-locked loop based on FPGA
After the above code is compiled and simulated on Quartus II, its waveform is shown in Figure 2. [align=center][img=443,181]http://www.21ic.com/d/file/200903/33fdc2496fe0a2cd4278e948d76d6c86.jpg[/img]...
eeleader FPGA/CPLD
Doing these five things can make MCU low power consumption
Low power consumption is a very important indicator of MCU. For example, some wearable devices have limited power. If the power consumed by the entire circuit is very large, the battery will often be ...
菲利盟电子 MCU
TMS320F28335 project development record 10_28335 SCI module
[b][size=24px]SCI module of 28335[/size][/b][b][b][size=24px]1. Introduction[/size][/b][/b][p=26, null, left][color=#362e2b][font=Arial] There are three SCI modules inside TMS320F28335, SCIA, SCIB, an...
风雨也无晴 Microcontroller MCU
AVR ATMega16 stepper motor driver, debugged and passed [transfer]
I have successfully driven a stepper motor in the past two days. I am sharing the program now, hoping to play a role in inspiring others. This program can drive a five-lead stepper motor. The speed, d...
cobble1 Industrial Control Electronics
Usage of pt1000
[i=s] This post was last edited by paulhyde on 2014-9-15 09:01 [/i] Can any expert help me explain how much the voltage value changes for each degree of increase in this circuit diagram? If there is a...
moonvsmoon Electronics Design Contest
Activity report on the dam!
First, the consumption of various activities: Beach motorcycle: 60 yuan/hour Horseback riding: 40 yuan/hour (if you need to lead the horse, add ten yuan) Roast lamb: live lamb, 15 yuan/jin (live lamb ...
DIAG Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 631  1621  391  1752  1849  13  33  8  36  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号