EEWORLDEEWORLDEEWORLD

Part Number

Search

93V857BL-125LFT

Description
Clock Driver, PDSO48
Categorylogic    logic   
File Size127KB,11 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

93V857BL-125LFT Overview

Clock Driver, PDSO48

93V857BL-125LFT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
package instructionTSSOP, TSSOP48,.25,16
Reach Compliance Codecompliant
JESD-30 codeR-PDSO-G48
MaximumI(ol)0.012 A
Number of terminals48
Maximum operating temperature85 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP48,.25,16
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
power supply2.5 V
Certification statusNot Qualified
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelOTHER
Terminal formGULL WING
Terminal pitch0.4 mm
Terminal locationDUAL
ICS93V857-XXX
2.5V Wide Range Frequency Clock Driver (33MHz - 233MHz)
Recommended Application:
• DDR Memory Modules / Zero Delay Board Fan Out
• Provides complete DDR DIMM logic solution with
ICSSSTV16857, ICSSSTV16859 or ICSSSTV32852
Product Description/Features:
• Low skew, low jitter PLL clock driver
• 1 to 10 differential clock distribution (SSTL_2)
• Feedback pins for input to output synchronization
• PD# for power management
• Spread Spectrum tolerant inputs
• Auto PD when input signal removed
• Choice of static phase offset available,
for easy board tuning;
-XXX = device pattern number for options listed
below.
-
ICS93V857-025 ......
0ps
-
ICS93V857-125
+125ps
-
ICS93V857-130 ..
+40ps
Switching Characteristics:
• Period jitter (>66MHz): <40ps
• CYCLE - CYCLE jitter (66MHz): <120ps
• CYCLE - CYCLE jitter (>100MHz): <65ps
• OUTPUT - OUTPUT skew: <60ps
• Output Rise and Fall Time: 650ps - 950ps
• DUTY CYCLE: 49.5% - 50.5%
Pin Configuration
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
GND
CLKC2
CLKT2
VDD
VDD
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
CLKC3
CLKT3
VDD
CLKT4
CLKC4
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
GND
CLKC5
CLKT5
VDD
CLKT6
CLKC6
GND
GND
CLKC7
CLKT7
VDD
PD#
FB_INT
FB_INC
VDD
FB_OUTC
FB_OUTT
GND
CLKC8
CLKT8
VDD
CLKT9
CLKC9
GND
48-Pin TSSOP & TVSOP
6.10 mm. Body, 0.50 mm. pitch = TSSOP
4.40 mm. Body, 0.40 mm. pitch = TSSOP (TVSOP)
Block Diagram
FB_OUTT
FB_OUTC
CLKT0
CLKC0
ICS93V857-025/125/130
Functionality
Control
CLKT1
CLKC1
INPUTS
AVDD PD#
GND
GND
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
2.5V
(nom)
H
H
L
L
H
H
X
CLK_INT
L
H
L
H
L
H
<20MHz)
(1)
OUTPUTS
PLL State
CLK_INC CLKT CLKC FB_OUTT FB_OUTC
H
L
H
L
H
L
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
L
H
Z
Z
L
H
Z
H
L
Z
Z
H
L
Z
Bypassed/off
Bypassed/off
off
off
on
on
off
PD#
Logic
CLKT2
CLKC2
CLKT3
CLKC3
CLKT4
CLKC4
FB_INT
FB_INC
CLK_INC
CLK_INT
CLKT5
CLKC5
PLL
CLKT6
CLKC6
CLKT7
CLKC7
CLKT8
CLKC8
CLKT9
CLKC9
0693M—02/19/09
1

93V857BL-125LFT Related Products

93V857BL-125LFT 93V857YK-125LFT 93V857YK-130LFT 93V857YK-025LFT
Description Clock Driver, PDSO48 PLL Based Clock Driver, 93V Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PQCC40, ROHS COMPLIANT, PLASTIC, MO-220VNND-3, MLF-40 PLL Based Clock Driver, 93V Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PQCC40, ROHS COMPLIANT, PLASTIC, MO-220VNND-3, MLF-40 PLL Based Clock Driver, 93V Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PQCC40, ROHS COMPLIANT, PLASTIC, MO-220VNND-3, MLF-40
Is it Rohs certified? conform to conform to conform to conform to
package instruction TSSOP, TSSOP48,.25,16 ROHS COMPLIANT, PLASTIC, MO-220VNND-3, MLF-40 ROHS COMPLIANT, PLASTIC, MO-220VNND-3, MLF-40 HVQCCN,
Reach Compliance Code compliant compliant compliant compliant
JESD-30 code R-PDSO-G48 S-PQCC-N40 S-PQCC-N40 S-PQCC-N40
Number of terminals 48 40 40 40
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSSOP HVQCCN HVQCCN HVQCCN
Package shape RECTANGULAR SQUARE SQUARE SQUARE
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Nominal supply voltage (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V
surface mount YES YES YES YES
Temperature level OTHER OTHER OTHER OTHER
Terminal form GULL WING NO LEAD NO LEAD NO LEAD
Terminal pitch 0.4 mm 0.5 mm 0.5 mm 0.5 mm
Terminal location DUAL QUAD QUAD QUAD
Is it lead-free? - Lead free Lead free Lead free
Parts packaging code - QFN QFN QFN
Contacts - 40 40 40
series - 93V 93V 93V
Input adjustment - DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-609 code - e3 e3 e3
length - 6 mm 6 mm 6 mm
Logic integrated circuit type - PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions - 1 1 1
Actual output times - 10 10 10
Output characteristics - 3-STATE 3-STATE 3-STATE
Peak Reflow Temperature (Celsius) - 260 260 260
Same Edge Skew-Max(tskwd) - 0.06 ns 0.06 ns 0.06 ns
Maximum seat height - 1 mm 1 mm 1 mm
Maximum supply voltage (Vsup) - 2.7 V 2.7 V 2.7 V
Minimum supply voltage (Vsup) - 2.3 V 2.3 V 2.3 V
technology - CMOS CMOS CMOS
Terminal surface - MATTE TIN MATTE TIN MATTE TIN
Maximum time at peak reflow temperature - 30 30 30
width - 6 mm 6 mm 6 mm
minfmax - 170 MHz 170 MHz 170 MHz
ADC voltage acquisition, output when input is floating
[i=s] This post was last edited by YZW977 on 2017-12-30 16:35 [/i] #include "stc15fxxxx.h" #include "stdio.h" #include "intrins.h" #define FOSC 12000000 #define ADC_POWER 0x80 //ADC#define ADC_FLAG 0x...
YZW977 51mcu
I encountered this situation during debugging. The chip is m430f149
What is the reason?...
电子小朋友 Microcontroller MCU
【Original】An LVDS demo board (AD+FPGA+DA+MSP430)
[Plate making time] November 2006. 【describe】AD chip: If I remember correctly, LT2299, dual channel, 14bit, 80M LVDS transceiver: National Semiconductor, DS...I forgot the specific model.Single produc...
yhftiger FPGA/CPLD
Jingzao Wireless Charging Mouse Pad Disassembly Report
[i=s]This post was last edited by Buyixin on 2021-12-19 18:10[/i]Jingzao Wireless Charging Mouse Pad Disassembly ReportWritten in front: Thanks to EEWORLD for providing free sample disassembly. This i...
不亦心 Power technology
Development of multi-channel data acquisition driver based on ARM
I used PB to develop a multi-channel data acquisition driver based on ARM, using the 8-channel AD built into ARM. I used PWM to set the sampling frequency, but it is said that the sampling trigger is ...
zry113 ARM Technology
How can I make my own soft keyboard under wince without losing focus when clicking on the soft keyboard form?
As the title says, I want to achieve the effect of the built-in soft keyboard of wince, so that when clicking the soft keyboard, the original focus window will not lose focus, so that the correspondin...
ws01103815 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 27  881  1529  2726  2721  1  18  31  55  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号