EEWORLDEEWORLDEEWORLD

Part Number

Search

810240IVA

Description
4KX1 STANDARD SRAM, 120ns, CDIP18, CERAMIC, DIP-18
Categorystorage    storage   
File Size93KB,8 Pages
ManufacturerIntersil ( Renesas )
Websitehttp://www.intersil.com/cda/home/
Download Datasheet Parametric Compare View All

810240IVA Overview

4KX1 STANDARD SRAM, 120ns, CDIP18, CERAMIC, DIP-18

810240IVA Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeDIP
package instructionDIP,
Contacts18
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
Maximum access time120 ns
JESD-30 codeR-GDIP-T18
JESD-609 codee0
memory density4096 bit
Memory IC TypeSTANDARD SRAM
memory width1
Number of functions1
Number of terminals18
word count4096 words
character code4000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize4KX1
Package body materialCERAMIC, GLASS-SEALED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.62 mm
TM
HM-6504
4096 x 1 CMOS RAM
Description
The HM-6504 is a 4096 x 1 static CMOS RAM fabricated
using self-aligned silicon gate technology. The device uti-
lizes synchronous circuitry to achieve high performance and
low power operation.
On-chip latches are provided for addresses, data input and
data output allowing efficient interfacing with microprocessor
systems. The data output can be forced to a high impedance
state for use in expanded memory arrays.
Gated inputs allow lower operating current and also elimi-
nate the need for pull up or pull down resistors. The
HM-6504 is a fully static RAM and may be maintained in any
state for an indefinite period of time.
Data retention supply voltage and supply current are guaran-
teed over temperature.
March 1997
Features
• Low Power Standby. . . . . . . . . . . . . . . . . . . 125µW Max
• Low Power Operation . . . . . . . . . . . . . .35mW/MHz Max
• Data Retention . . . . . . . . . . . . . . . . . . . . . . . at 2.0V Min
• TTL Compatible Input/Output
• Three-State Output
• Standard JEDEC Pinout
• Fast Access Time . . . . . . . . . . . . . . . . . 120/200ns Max
• 18 Lead Package for High Density
• On-Chip Address Register
• Gated Inputs - No Pull Up or Pull Down Resistors
Required
Ordering Information
120ns
-
HM1-6504S-9
24501BVA
810240IVA
-
200ns
HM3-6504B-9
HM1-6504B-9
-
8102403VA
-
300ns
HM3-6504-9
HM1-6504-9
-
8102405VA
HM4-6504-9
TEMP. RANGE
-40
o
C to +85
o
C
-40
o
C to +85
o
C
-
-
-40
o
C to+85
o
C
PDIP
CERDIP
JAN #
SMD #
CLCC
PACKAGE
PKG. NO.
E18.3
F18.3
F18.3
F18.3
J18.B
Pinouts
HM-6504 (PDIP, CERDIP)
TOP VIEW
A0
A1
A2
A3
A4
A5
Q
W
GND
1
2
3
4
5
6
7
8
9
18 V
CC
17 A6
16 A7
15 A8
14 A9
13 A10
12 A11
11 D
10 E
V
CC
18
PIN
A
E
W
D
Q
DESCRIPTION
Address Input
Chip Enable
Write Enable
Data Input
Data Output
A2
A3
A4
A5
Q
3
4
5
6
7
HM-6504 (CLCC)
TOP VIEW
A1
A0
A6
17
16
15
14
13
12
8
W
9
GND
10
E
11
D
A7
A8
A9
A10
A11
2
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil (and design) is a trademark of Intersil Americas Inc.
Copyright © Intersil Americas Inc. 2002. All Rights Reserved
FN2994.1
126

810240IVA Related Products

810240IVA 8102403VA
Description 4KX1 STANDARD SRAM, 120ns, CDIP18, CERAMIC, DIP-18 4KX1 STANDARD SRAM, 220ns, CDIP18
Is it Rohs certified? incompatible incompatible
Parts packaging code DIP DIP
Contacts 18 18
Reach Compliance Code compliant not_compliant
ECCN code 3A001.A.2.C 3A001.A.2.C
Maximum access time 120 ns 220 ns
JESD-30 code R-GDIP-T18 R-GDIP-T18
memory density 4096 bit 4096 bit
Memory IC Type STANDARD SRAM STANDARD SRAM
memory width 1 1
Number of functions 1 1
Number of terminals 18 18
word count 4096 words 4096 words
character code 4000 4000
Operating mode ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C
organize 4KX1 4KX1
Package body material CERAMIC, GLASS-SEALED CERAMIC, GLASS-SEALED
Package shape RECTANGULAR RECTANGULAR
Package form IN-LINE IN-LINE
Parallel/Serial PARALLEL SERIAL
Certification status Not Qualified Not Qualified
Maximum supply voltage (Vsup) 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V
surface mount NO NO
technology CMOS CMOS
Temperature level MILITARY MILITARY
Terminal form THROUGH-HOLE THROUGH-HOLE
Terminal location DUAL DUAL

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 514  1803  2427  1147  2543  11  37  49  24  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号