EEWORLDEEWORLDEEWORLD

Part Number

Search

ICS180-51

Description
Packaged in 8-pin SOIC
File Size144KB,8 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

ICS180-51 Overview

Packaged in 8-pin SOIC

DATASHEET
LOW EMI CLOCK GENERATOR
Description
The ICS180-51 generates a low EMI output clock from
a clock or crystal input. The device uses IDT’s
proprietary mix of analog and digital Phase-Locked
Loop (PLL) technology to spread the frequency
spectrum of the output, thereby reducing the frequency
amplitude peaks by several dB.
The ICS180-51 offers center spread selection of
+/-0.625% and +/-1.875%. Refer to the MK1714-01/02
for the widest selection of input frequencies and
multipliers.
IDT offers a complete line of EMI reducing clock
generators. Consult us when you need to remove
crystals and oscillators from your board.
ICS180-51
Features
Pin and function compatible to Cypress W180-51
Packaged in 8-pin SOIC
Provides a spread spectrum output clock
Accepts a clock input and provides same frequency
dithered output
Input frequency of 8 to 28 MHz
Peak reduction by 7dB - 14dB typical on 3rd - 19th
odd harmonics
Spread percentage selection for +/-0.625% and
+/-1.875%
Operating voltage of 3.3 V and 5 V
Advanced, low-power CMOS process
Block Diagram
VDD
FS2:1
SS%
PLL Clock
Synthesis
and Spread
Spectrum
Circuitry
CLK
X1/CLKIN
X2
Clock Buffer/
Crystal
Oscillator
GND
IDT™ / ICS™
LOW EMI CLOCK GENERATOR
1
ICS180-51
REV C 051310
How to output Gerber files for 4-layer boards in AltiumDesigner
[i=s]This post was last edited by littleshrimp on 2016-12-19 19:14[/i] GP1 and GP2 here are negative films, do they need special settings?In the generated gerber file, I see that the middle electrical...
littleshrimp PCB Design
Why does the resolution decrease when the gain is increased?
Why does the resolution decrease when the gain is increased?...
QWE4562009 Integrated technical exchanges
Learning "Introduction to Linux Drivers"
1. What does a typical Linux driver code include? Driver registration and deregistration, device opening and release, device reading and writing, device control operations, device interruption or poll...
vlonson Linux and Android
Evaluation of the domestic FPGA Gaoyun GW1N-4 series development board - Software Part 2
For simple designs, for physical constraints we may only need to bind the pins and levels, and for timing constraints we only need to constrain the main clock to meet the design and timing requirement...
打破传统 Domestic Chip Exchange
How to put C2000 into low power mode
1. Introduction In many applications, it is necessary to optimize the MCU/DSP power consumption in software and hardware during the development and design process. Generally speaking, measures such as...
Aguilera Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2634  2160  36  1746  2109  54  44  1  36  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号