EEWORLDEEWORLDEEWORLD

Part Number

Search

MN101EFA8D

Description
8-bit Single-chip Microcontroller
File Size571KB,45 Pages
ManufacturerPanasonic
Websitehttp://www.panasonic.co.jp/semicon/e-index.html
Download Datasheet Compare View All

MN101EFA8D Overview

8-bit Single-chip Microcontroller

MN101EFA8/A7/A3/A2/G0 Series
8-bit Single-chip Microcontroller
PubNo. 216A8-015E
1.1 Overview
1.1.1
Overview
The MN101E series of 8-bit single-chip microcomputers (the memory expansion version of MN101C series)
incorporate multiple types of peripheral functions. This chip series is well suited for automotive power window,
camera, TV, CD, printer, telephone, home appliance, PPC, fax machine, music instrument and other applications.
This LSI brings to embedded microcomputer applications flexible, optimized hardware configurations and a sim-
ple efficient instruction set. MN101EFA7G/A8G/A2G/A3G/G0G have an internal 128 KB of ROM and 6 KB of
RAM. MN101EFA7D/A8D/A2D/A3D/G0D have an internal 64 KB of ROM and 4 KB of RAM. Peripheral func-
tions include 5 external interrupts (3 external interrupts in MN101EFAG0G(D)), including NMI, 10 timer
counters, 4 types of serial interfaces, A/D converter, watchdog timer and buzzer output. The system configuration
is suitable for system control microcontroller.
With 3 oscillation systems (internal frequency: 16 MHz, high-speed crystal/ceramic frequency: max. 10 MHz,
low-speed crystal/ceramic frequency: 32.768 kHz) contained on the chip, the system clock can be switched to
high-speed frequency input (NORMAL mode) or PLL input (PLL mode), or low-speed frequency input (SLOW
mode). The system clock is generated by dividing the oscillation clock or PLL clock. The best operation clock for
the system can be selected by switching its frequency ratio by programming. High speed mode has NORMAL
mode which is based on the clock dividing fpll, (fpll is generated by original oscillation and PLL), by 2 (fpll/2),
and the double speed mode which is based on the clock not dividing fpll.
A machine cycle (minimum instruction execution time) in NORMAL mode is 200 ns when the original oscillation
fosc is 10 MHz (PLL is not used). A machine cycle in the double speed mode, in which the CPU operates on the
same clock as the external clock, is 100 ns when fosc is 10 MHz. A machine cycle in the PLL mode is 50 ns (max-
imum).
Publication date: November 2014
1

MN101EFA8D Related Products

MN101EFA8D MN101EFA2D MN101EFA2G MN101EFA3D MN101EFA3G MN101EFA7D MN101EFA7G MN101EFA8 MN101EFA8G MN101EFG0D
Description 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller 8-bit Single-chip Microcontroller

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2788  1330  1035  1214  266  57  27  21  25  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号