EEWORLDEEWORLDEEWORLD

Part Number

Search

IS43R32800B-6BI

Description
Differential clock input
File Size466KB,39 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Compare View All

IS43R32800B-6BI Overview

Differential clock input

IS43R32800B
8Mx32
256Mb DDR Synchronous DRAM
FEATURES
• V
dd
/V
ddq
=2.5V+0.2V (-5, -6, -75)
• Double data rate architecture; two data transfers
per clock cycle
• Bidirectional, data strobe (DQS) is transmitted/
received with data
• Differential clock input (CLK and /CLK)
• DLL aligns DQ and DQS transitions with CLK
transitions edges of DQS
• Commands entered on each positive CLK edge;
• Data and data mask referenced to both edges of
DQS
• 4 bank operation controlled by BA0, BA1 (Bank
Address)
• /CAS latency –2.0/2.5/3.0 (programmable)
• Burst length - 2/4/8 (programmable)
• Burst type - Sequential/ Interleave (program-
mable)
• Auto precharge / All bank precharge controlled
by A8
• 4096 refresh cycles/ 64ms (4 banks concurrent
refresh)
• Auto refresh and Self refresh
• Row address A0-11/ Column address A0-7, A9-
SSTL_2 Interface
• Package 144-ball FBGA
• Available in Industrial Temperature
• Temperature Range:
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
PRELIMINARY INFORMATION
MAY 2008
DESCRIPTION:
IS43R32800B is a 4-bank x 2,097,152-word x32bit
Double Data Rate Synchronous DRAM, with SSTL_2
interface. All control and address signals are referenced
to the rising edge of CLK. Input data is registered on
both edges of data strobe, and output data and data
strobe are referenced on both edges of CLK. The
IS43R32800B achieves very high speed clock rate up to
200 MHz. It is packaged in 144-ball FBGA.
KEY TIMING PARAMETERS
Parameter
-5
-6
-75
Clk Cycle Time
CAS Latency = 3
5
6
7.5
CAS Latency = 2.5
5
6
7.5
CAS Latency = 2
7.5
7.5
7.5
Clk Frequency
CAS Latency = 3
200
167
143
CAS Latency = 2.5 200
167
143
CAS Latency = 2
143
143
143
Access Time from Clock
CAS Latency = 3
+0.70 +0.70 +0.70
CAS Latency = 2.5 +0.70 +0.70 +0.70
CAS Latency = 2
+0.75 +0.75 +0.70
Unit
ns
ns
ns
MHz
MHz
MHz
ns
ns
ns
ADDRESS TABLE
Parameter
Configuration
Bank Address Pins
Autoprecharge Pins
Row Addresses
Column Addresses
Refresh Count
8M x 32
2M x 32 x 4 banks
BA0, BA1
A8/AP
A0 – A11
A0 – A7, A9
4096 / 64ms
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. 00D
03/19/08
1

IS43R32800B-6BI Related Products

IS43R32800B-6BI IS43R32800B-75B IS43R32800B-75BI IS43R32800B-75BL IS43R32800B-75BLI IS43R32800B
Description Differential clock input Differential clock input Differential clock input Differential clock input Differential clock input Differential clock input

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1555  2568  1489  101  2431  32  52  30  3  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号