EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDP2B22M36A1

Description
2Mx36 and 4Mx18 configuration available
File Size625KB,31 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Compare View All

IS61QDP2B22M36A1 Overview

2Mx36 and 4Mx18 configuration available

IS61QDP2B24M18A/A1/A2
IS61QDP2B22M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 2) Synchronous SRAM
(2.0 CYCLE READ LATENCY)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 Cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data valid pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte Write capability.
Fine ball grid array (FBGA) package option:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
: Don’t care ODT function
and pin connection
1 : Option1
2 : Option2
Refer to more detail description at page 6 for each
ODT option.
FEBRUARY 2014
DESCRIPTION
and
are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
for a description of the basic
operations of these
SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Read and write performed in double data rate.
The following are registered internally on the rising edge of
the K clock:
Read address
Read enable
Write enable
The
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the K# clock (starting two cycles later after read
command). The data-outs from the second bursts are
updated with the third rising edge of the K clock. The K and
K# clocks are used to time the data-outs.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interface.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
02/11/2014
1

IS61QDP2B22M36A1 Related Products

IS61QDP2B22M36A1 IS61QDP2B22M36A2 IS61QDP2B24M18A IS61QDP2B22M36A IS61QDP2B24M18A1
Description 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available 2Mx36 and 4Mx18 configuration available
Share: [Zhongke Blue News] AB32VG1 Review SDIO (File System)
The purpose of this example is to use this board to implement a file system, which will record everything from new construction to testing. 1. Create a new projectBased on the BSP of the AB32 Jiaolong...
火辣西米秀 Domestic Chip Exchange
I don't understand the LCD of STM32F429 disco
F429 has its own LCD controller, and the official routines also use LTDC, so why is ili9341 still used? Can't just use LTDC?...
wudayongnb stm32/stm8
Confused about the choice of zigbee manufacturers
Should I buy TI, Freescale, or Jennic? My classmates say that TI is more popular, and some say Freescale is more popular abroad. I only have information about Jennic, and a company that sells Jennic p...
zhangweixing68 RF/Wirelessly
Recommended PIC chip [radio control function]
[align=left][color=black][font=SimSun][size=9.0pt]I want to ask a small question[/size][/font][/color][color=black][font="][size=9.0pt] [/size][/font][/color][color=black][font=SimSun][size=9.0pt]I ne...
huwiam99 Microchip MCU
EPCS chip programming problem
I want to ask, after programming the EPCS chip through the CONFIG port, if I do not unplug the download line, the FPGA will not start up when I power it on again, nSTATUS will be pulled low, and CONF_...
eeleader-mcu FPGA/CPLD
Questions about multisim simulation
I was recently simulating a 555 oscillator. The square wave I output was input to a voltage follower and then connected to an integrator to get a triangle wave. The problem is as shown in the figure b...
音速兔 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1218  2066  1188  624  2437  25  42  24  13  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号