EEWORLDEEWORLDEEWORLD

Part Number

Search

W972GG8JB25I

Description
256M X 8 DDR DRAM, 0.4 ns, PBGA60
Categorystorage    storage   
File Size2MB,87 Pages
ManufacturerWinbond Electronics Corporation
Websitehttp://www.winbond.com.tw
Environmental Compliance
Download Datasheet Parametric Compare View All

W972GG8JB25I Overview

256M X 8 DDR DRAM, 0.4 ns, PBGA60

W972GG8JB25I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerWinbond Electronics Corporation
Parts packaging codeBGA
package instructionTFBGA, BGA60,9X11,32
Contacts60
Reach Compliance Codecompli
ECCN codeEAR99
access modeMULTI BANK PAGE BURST
Maximum access time0.4 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)400 MHz
I/O typeCOMMON
interleaved burst length4,8
JESD-30 codeR-PBGA-B60
length11.5 mm
memory density2147483648 bi
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals60
word count268435456 words
character code256000000
Operating modeSYNCHRONOUS
Maximum operating temperature95 °C
Minimum operating temperature-40 °C
organize256MX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Encapsulate equivalent codeBGA60,9X11,32
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.8 V
Certification statusNot Qualified
refresh cycle8192
Maximum seat height1.2 mm
self refreshYES
Continuous burst length4,8
Maximum standby current0.012 A
Maximum slew rate0.2 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width11 mm
W972GG8JB
32M
8 BANKS
8 BIT DDR2 SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
8.
8.1
8.2
GENERAL DESCRIPTION ................................................................................................................... 4
FEATURES ........................................................................................................................................... 4
ORDER INFORMATION ....................................................................................................................... 4
KEY PARAMETERS ............................................................................................................................. 5
BALL CONFIGURATION ...................................................................................................................... 6
BALL DESCRIPTION ............................................................................................................................ 7
BLOCK DIAGRAM ................................................................................................................................ 8
FUNCTIONAL DESCRIPTION .............................................................................................................. 9
Power-up and Initialization Sequence ................................................................................................... 9
Mode Register and Extended Mode Registers Operation ................................................................... 10
8.2.1
8.2.2
8.2.2.1
8.2.2.2
8.2.2.3
8.2.2.4
8.2.3
8.2.3.1
8.2.3.2
8.2.3.3
8.2.4
8.2.5
8.2.5.1
8.3
8.3.1
8.3.2
8.3.3
8.3.4
8.3.5
8.3.6
8.3.7
8.3.8
8.3.9
8.3.10
8.3.11
8.4
Mode Register Set Command (MRS)............................................................................... 10
Extend Mode Register Set Commands (EMRS) .............................................................. 11
Extend Mode Register Set Command (1), EMR (1) ................................................ 11
DLL Enable/Disable ................................................................................................ 12
Extend Mode Register Set Command (2), EMR (2) ................................................ 13
Extend Mode Register Set Command (3), EMR (3) ................................................ 14
Off-Chip Driver (OCD) Impedance Adjustment ................................................................ 15
Extended Mode Register for OCD Impedance Adjustment .................................... 16
OCD Impedance Adjust .......................................................................................... 16
Drive Mode ............................................................................................................. 17
On-Die Termination (ODT) ............................................................................................... 18
ODT related timings ......................................................................................................... 18
MRS command to ODT update delay ..................................................................... 18
Bank Activate Command.................................................................................................. 20
Read Command ............................................................................................................... 21
Write Command ............................................................................................................... 21
Burst Read with Auto-precharge Command..................................................................... 21
Burst Write with Auto-precharge Command ..................................................................... 21
Precharge All Command .................................................................................................. 21
Self Refresh Entry Command .......................................................................................... 21
Self Refresh Exit Command ............................................................................................. 22
Refresh Command ........................................................................................................... 22
No-Operation Command .................................................................................................. 23
Device Deselect Command .............................................................................................. 23
Command Function ............................................................................................................................. 20
Read and Write access modes ........................................................................................................... 23
8.4.1
Posted
CAS
.................................................................................................................... 23
-1-
Publication Release Date: Dec. 03, 2012
Revision A03

W972GG8JB25I Related Products

W972GG8JB25I W972GG8JB-18 W972GG8JB-25 W972GG8JB_12 W972GG8JB-3 W972GG8JB-3I W972GG8JB-18 TR W972GG8JB-25 TR W972GG8JB25I TR W972GG8JB-3 TR
Description 256M X 8 DDR DRAM, 0.4 ns, PBGA60 256M X 8 DDR DRAM, 0.4 ns, PBGA60 256M X 8 DDR DRAM, 0.4 ns, PBGA60 256M X 8 DDR DRAM, 0.4 ns, PBGA60 256M X 8 DDR DRAM, 0.4 ns, PBGA60 IC DRAM 2G PARALLEL 60WBGA IC DRAM 2G PARALLEL 60WBGA IC DRAM 2G PARALLEL 60WBGA IC DRAM 2G PARALLEL 60WBGA IC DRAM 2G PARALLEL 60WBGA
technology CMOS CMOS CMOS - CMOS SDRAM - DDR2 SDRAM - DDR2 SDRAM - DDR2 SDRAM - DDR2 SDRAM - DDR2

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 218  1900  2042  2584  2019  5  39  42  53  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号