EEWORLDEEWORLDEEWORLD

Part Number

Search

LFX1200EB-03FE680C

Description
fpga - field programmable gate array 15376 lut-4 496 I/O
Categorysemiconductor    Other integrated circuit (IC)   
File Size514KB,115 Pages
ManufacturerAll Sensors
Download Datasheet Parametric View All

LFX1200EB-03FE680C Online Shopping

Suppliers Part Number Price MOQ In stock  
LFX1200EB-03FE680C - - View Buy Now

LFX1200EB-03FE680C Overview

fpga - field programmable gate array 15376 lut-4 496 I/O

LFX1200EB-03FE680C Parametric

Parameter NameAttribute value
ManufactureLattice
Product CategoryFPGA - Field Programmable Gate Array
RoHSN
ProducispXPGA
Number of Logic Elements15376
Total Memory660 kbi
Number of I/Os496
Operating Supply Voltage2.5 V/3.3 V
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseFPSBGA-680
Distributed RAM246 kbi
Embedded Block RAM - EBR414 kbi
Minimum Operating Temperature0 C
Number of Gates1.25 M
PackagingTray
Factory Pack Quantity21
July 2005
Includes
High-
,
Performance
Low-Cost
“E-Series”
ispXPGA Family
®
Data Sheet
Non-volatile, Infinitely Reconfigurable
• Instant-on - Powers up in microseconds via
on-chip E
2
CMOS
®
based memory
• No external configuration memory
• Excellent design security, no bit stream to intercept
• Reconfigure SRAM based logic in milliseconds
• Microprocessor configuration interface
• Program E
2
CMOS while operating from SRAM
Eight sysCLOCK™ Phase Locked Loops
(PLLs) for Clock Management
True PLL technology
10MHz to 320MHz operation
Clock multiplication and division
Phase adjustment
Shift clocks in 250ps steps
High Logic Density for System-level
Integration
139K to 1.25M system gates
160 to 496 I/O
1.8V, 2.5V, and 3.3V V
CC
operation
Up to 414Kb sysMEM™ embedded memory
sysIO™ for High System Performance
• High speed memory support through SSTL and
HSTL
• Advanced buses supported through PCI, GTL+,
LVDS, BLVDS, and LVPECL
• Standard logic supported through LVTTL,
LVCMOS 3.3, 2.5 and 1.8
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
• Programmable drive strength for series termination
• Programmable bus maintenance
High Performance Programmable Function
Unit (PFU)
• Four LUT-4 per PFU supports wide and narrow
functions
• Dual flip-flops per LUT-4 for extensive pipelining
• Dedicated logic for adders, multipliers, multiplex-
ers, and counters
Flexible Memory Resources
• Multiple sysMEM Embedded RAM Blocks
– Single port, Dual port, and FIFO operation
• 64-bit distributed memory in each PFU
– Single port, Double port, FIFO, and Shift
Register operation
Two Options Available
• High-performance sysHSI (standard part number)
• Low-cost, no sysHSI (“E-Series”)
Flexible Programming, Reconfiguration,
and Testing
• Supports IEEE 1532 and 1149.1
Table 1. ispXPGA Family Selection Guide
ispXPGA 125/E
System Gates
PFUs
LUT-4s
Logic FFs
sysMEM Memory
Distributed Memory
EBR
sysHSI Channels
1
User I/O
Packaging
139K
484
1936
3.8K
92K
30K
20
4
160/176
256 fpBGA
516 fpBGA
2
sysHSI™ Capability for Ultra Fast Serial
Communications
• Up to 800Mbps performance
• Up to 20 channels per device
• Built in Clock Data Recovery (CDR) and
Serialization and De-serialization (SERDES)
ispXPGA 200/E
210K
676
2704
5.4K
111K
43K
24
8
160/208
256 fpBGA
516 fpBGA
2
ispXPGA 500/E
476K
1764
7056
14.1K
184K
112K
40
12
336
516 fpBGA
2
900 fpBGA
ispXPGA 1200/E
1.25M
3844
15376
30.7K
414K
246K
90
20
496
680 fpSBGA
2
900 fpBGA
1. “E-Series” does not support sysHSI.
2. Thermally enhanced package.
© 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
xpga_12.0
The USB interface of the PC is not enough, I want to make an external USB interface
The USB interface of the PC is not enough. I want to make an external USB interface. One USB interface is plugged into the PC and then multiple USB interfaces are connected. I urgently need the produc...
zhangwh82 Embedded System
Philips launches mobile TV solution
Philips Electronics has launched a system-in-package (SiP) that will enable mobile TV in the fourth quarter of 2005. The solution is based on the DVB-H standard and integrates all the functions of a c...
hudie0 Suggestions & Announcements
Analog Engineer's Pocket Reference
Written by op amp experts Art Kay and Tim Green, The Analog Engineer's Pocket Reference covers a wide range of common precision signal chain topics, from op amp bandwidth and stability to analog-to-di...
summer Analogue and Mixed Signal
Read the good book "Electronic Engineer Self-study Handbook" + Mastery Edition Overview
[i=s]This post was last edited by Beifang on 2021-9-1 16:59[/i]Mastery Overview 1. The purpose and purpose of this book Thanks to EEWORLD for providing a new way of learning. I received this mastery v...
北方 Analog electronics
Can the infrared coding guide code be high or low level?
Can the infrared code guide code be high or low level? Can experts give me some advice......
stdio_h_0 Embedded System
BT and Huawei launch industry's first G.fast trial
[url=http://tc.people.com.cn/n/2013/1022/c183175-23282748.html]http://tc.people.com.cn/n/2013/1022/c183175-23282748.html[/url] [color=rgb(51, 51, 51)][font=SimSun]Original title: British Telecom and H...
wangfuchong Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 481  2611  892  1581  856  10  53  18  32  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号