EEWORLDEEWORLDEEWORLD

Part Number

Search

7025L35JB

Description
Dual-Port SRAM, 8KX16, 35ns, CMOS, PQCC84, PLASTIC, LCC-84
Categorystorage    storage   
File Size178KB,22 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

7025L35JB Overview

Dual-Port SRAM, 8KX16, 35ns, CMOS, PQCC84, PLASTIC, LCC-84

7025L35JB Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeLCC
package instructionQCCJ, LDCC84,1.2SQ
Contacts84
Reach Compliance Code_compli
ECCN code3A001.A.2.C
Maximum access time35 ns
I/O typeCOMMON
JESD-30 codeS-PQCC-J84
JESD-609 codee0
length29.3116 mm
memory density131072 bi
Memory IC TypeDUAL-PORT SRAM
memory width16
Humidity sensitivity level1
Number of functions1
Number of ports2
Number of terminals84
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize8KX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC84,1.2SQ
Package shapeSQUARE
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply5 V
Certification statusNot Qualified
Filter levelMIL-PRF-38535
Maximum seat height4.57 mm
Maximum standby current0.004 A
Minimum standby current2 V
Maximum slew rate0.25 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width29.3116 mm
Base Number Matches1
HIGH-SPEED
8K x 16 DUAL-PORT
STATIC RAM
Features
IDT7025S/L
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Military: 20/25/35/55/70ns (max.)
– Industrial: 55ns (max.)
– Commercial: 15/17/20/25/35/55ns (max.)
Low-power operation
– IDT7025S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7025L
Active: 750mW (typ.)
Standby: 1mW (typ.)
Separate upper-byte and lower-byte control for multiplexed
bus compatibility
IDT7025 easily expands data bus width to 32 bits or more
using the Master/Slave select when cascading more than
one device
M/S = H for
BUSY
output flag on Master
M/S = L for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Battery backup operation—2V data retention
TTL-compatible, single 5V (±10%) power supply
Available in 84-pin PGA, Flatpack, PLCC, and 100-pin Thin
Quad Flatpack
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
R/W
L
UB
L
R/W
R
UB
R
LB
L
CE
L
OE
L
LB
R
CE
R
OE
R
I/O
8L
-I/O
15L
I/O
0L
-I/O
7L
BUSY
L
A
12L
A
0L
(1,2)
I/O
8R
-I/O
15R
I/O
Control
I/O
Control
I/O
0R
-I/O
7R
BUSY
R
A
12R
A
0R
(1,2)
Address
Decoder
13
MEMORY
ARRAY
13
Address
Decoder
CE
L
OE
L
R/W
L
SEM
L
(2)
INT
L
NOTES:
1. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
2.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
R
INT
R
(2)
2683 drw 01
M/S
OCTOBER 2008
1
©2008 Integrated Device Technology, Inc.
DSC 2683/10
If you were an operator, which 3G would you choose?
[size=5]Please explain the reason! [/size]...
冰人 RF/Wirelessly
Battery is the most important part of communication power supply technology maintenance work (3)
3 Technical maintenance of valve-regulated sealed batteries     (1) Ensure that the occurrence of battery explosion accidents is effectively suppressed. There are two types of battery explosions: deto...
pushu009azx Power technology
I would like to ask a question about controlling 4.2V through a MOS tube with 5V
[i=s]This post was last edited by littleshrimp on 2014-8-12 11:29[/i] The function I want to achieve is that when S1 is closed, the MOS tube is disconnected and LOAD is directly powered by 5V. When S1...
littleshrimp Analog electronics
Seven spacecraft subsystems you need to know before your next trip to Mars
[align=left][color=#000]When I was young, like most aspiring engineers, I dreamed of traveling to space, especially Mars. At that time, I thought that the only way to reach space was by flying on NASA...
maylove Analogue and Mixed Signal
Help design a hardware circuit diagram
Design and produce FPGA development board, the core device is ALTERA's CYCLONE series chip. The development board has independent power supply, independent download function, open pins, and supports s...
断弦 FPGA/CPLD
Tsu/Tco Constraint Method in Quartus II
Tsu/Tco has two different meanings in the Quartus II report. [list=1][*] The Tsu/Tco within the chip refers to the Tco of the previous stage trigger and the Tsu of the next stage trigger, which are ge...
eeleader FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1471  2613  1253  2257  2266  30  53  26  46  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号