EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4032B-75TN48I

Description
Cpld - complex programmable logic devices programmable super fast HI density pld
Categorysemiconductor    Other integrated circuit (IC)   
File Size330KB,95 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric View All

LC4032B-75TN48I Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4032B-75TN48I - - View Buy Now

LC4032B-75TN48I Overview

Cpld - complex programmable logic devices programmable super fast HI density pld

LC4032B-75TN48I Parametric

Parameter NameAttribute value
ManufactureLattice
Product CategoryCPLD - Complex Programmable Logic Devices
RoHSYes
ProducispMACH 4032
Number of Macrocells32
Number of Logic Array Blocks - LABs2
Maximum Operating Frequency400 MHz
Delay Time2.5 ns
Number of I/Os100
Operating Supply Voltage2.5 V
Maximum Operating Temperature+ 105 C
Mounting StyleSMD/SMT
Package / CaseTQFP-48
Memory TypeEEPROM
Minimum Operating Temperature- 40 C
Number of Product Terms per Mac80
Operating Supply Curre11.8 mA
PackagingTray
Factory Pack Quantity250
Supply Voltage - Max2.7 V
Supply Voltage - Mi2.3 V
ispMACH 4000V/B/C/Z Family
February 2006
TM
Coolest Power
C
TM
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
Data Sheet
Features
High Performance
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Automotive: -40 to 130°C junction (T
j
)
• f
MAX
= 400MHz maximum operating frequency
• t
PD
= 2.5ns propagation delay
• Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated
Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 fpBGA
2
176 TQFP
256 fpBGA
176 TQFP
256 fpBGA
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
© 2006 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
ispm4k_22z.2
Why do I get garbled code when I compile two timer interrupts after merging them? ? Separate compilation is normal. Help!
#include #includesbit p10=P1^0; //digital tube control end sbit p11=P1^1; sbit p12=P1^2; sbit p13=P1^3; sbit p20=P2^0; //button control end sbit p21=P2^1; sbit p22=P2^2; sbit p27=P2^7; bit GoFlag; #de...
liengzin8 51mcu
Easy-to-use Verilog serial UART program
==========================================================================//-----------------------------------------------------// Design Name : uart // File Name : uart.v//: Simple UART// Coder : De...
eeleader FPGA/CPLD
27 operators "abandon Huawei"! The United States released the list of "5G clean networks"
[This article is compiled from Huanqiu.com, Guancha.com, Kuai Technology, etc.] After lobbying and wooing allies to ban Huawei, the U.S. State Department website recently released a list of "5G Clean ...
eric_wang Talking
Weird watchdog problem!
When testing the watchdog function of LPC2124, I encountered such a problem. The main function is as follows. There is a watchdog feeding function WdtFeed() in the delay function DelayNS(). In the sub...
eeleader MCU
Static Timing Analysis and Logic Design
This is information about static timing analysis. Anyone interested is welcome to download and read it....
安圣基 FPGA/CPLD
What simulations can Proteus do?
[color=#333333][font="][size=14px]I am a newbie and want to do hardware design. Proteus can directly design PCB boards and simulations, but what can it simulate? Can it only detect whether the circuit...
焱阳高照 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 143  2463  331  684  903  3  50  7  14  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号