EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4512V-75FTN256I

Description
cpld - complex programmable logic devices ispjtag 3.3V 7.5ns 512mc 208 I/O ind
Categorysemiconductor    Other integrated circuit (IC)   
File Size3MB,99 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric View All

LC4512V-75FTN256I Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4512V-75FTN256I - - View Buy Now

LC4512V-75FTN256I Overview

cpld - complex programmable logic devices ispjtag 3.3V 7.5ns 512mc 208 I/O ind

LC4512V-75FTN256I Parametric

Parameter NameAttribute value
ManufactureLattice
Product CategoryCPLD - Complex Programmable Logic Devices
RoHSYes
ProducispMACH 4512
Number of Macrocells512
Number of Logic Array Blocks - LABs32
Maximum Operating Frequency178.57 MHz
Delay Time7.5 ns
Number of I/Os208
Operating Supply Voltage3.3 V
Maximum Operating Temperature+ 105 C
Mounting StyleSMD/SMT
Package / CaseftBGA
Memory TypeEEPROM
Minimum Operating Temperature- 40 C
Number of Product Terms per Mac80
Operating Supply Curre14 mA
PackagingTray
Factory Pack Quantity90
Supply Voltage - Max3.6 V
Supply Voltage - Mi3 V
ispMACH 4000V/B/C/Z Family
®
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
June 2014
Data Sheet DS1020
Features
High Performance
f
MAX
= 400MHz maximum operating frequency
t
PD
= 2.5ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Extended: -40 to 130°C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
TQFP
4
4
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
100 TQFP
TQFP
4
4
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1.
2.
3.
4.
3.3V (4000V) only.
128-I/O and 160-I/O configurations.
Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
1.0mm thickness.
© 2014 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.4
anananjjj's Beaglebone peripheral circuit design week plan
I didn't expect that I would be among the 16 people!! :shy: As I said before, I participated in this event just to learn from the great people! I don't insist on being selected, no matter what the res...
anananjjj DSP and ARM Processors
Calculation of forward transformer switching power supply circuit parameters Switching power supply principle and design (serial 15)
[b]1-6-3. Calculation of the parameters of the forward transformer switching power supply circuit[/b] The calculation of the parameters of the forward transformer switching power supply circuit mainly...
noyisi112 Power technology
51 MCU and computer communication problems
I use a 51 MCU to drive a DM128*64 LCD. Now I want it to communicate with a computer. What should I do? ? ? The function is keyboard input and LCD display....
f33 Embedded System
Zhou Ligong C51 is very helpful for friends who are just starting to learn 51!
Zhou Ligong 51 information! Very helpful for beginners of 51!...
小白V丫头 51mcu
How to generate a VxWorks image file
I am using workbench. Is it possible to generate a VxWorks image file under the image project? Does the generated vxworks file include the bootloader? Can it be started automatically after being burne...
lg159027 Real-time operating system RTOS
TCP_IP Socket Programming Example
TCP_IP Socket Programming Example...
lorant Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 535  168  2134  2190  2288  11  4  43  45  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号