or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
SE
C
E
U DA L
R
TA att
R
EN S ic
eE
T HE C
IN E P
FO T 3
FO -E
R
A
M R
A
TI
O
N
• 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit
SERDES, and 8-bit SERDES modes
• Data Rates 230 Mbps to 3.2 Gbps per channel
for all other protocols
• Up to 16 channels per device: PCI Express,
SONET/SDH, Ethernet (1GbE, SGMII, XAUI),
CPRI, SMPTE 3G and Serial RapidIO
• Fully cascadable slice architecture
• 12 to 160 slices for high performance multiply
and accumulate
• Powerful 54-bit ALU operations
• Time Division Multiplexing MAC Sharing
• Rounding and truncation
• Each slice supports
– Half 36x36, two 18x18 or four 9x9 multipliers
– Advanced 18x36 MAC and 18x18 Multiply-
Multiply-Accumulate (MMAC) operations
• Up to 6.85Mbits sysMEM™ Embedded Block
RAM (EBR)
• 36K to 303K bits distributed RAM
• Two DLLs and up to ten PLLs per device
Embedded SERDES
• Dedicated read/write levelling functionality
• Dedicated gearing logic
• Source synchronous standards support
– ADC/DAC, 7:1 LVDS, XGMII
– High Speed ADC/DAC devices
• Dedicated DDR/DDR2/DDR3 memory with DQS
support
• Optional Inter-Symbol Interference (ISI)
correction on outputs
Programmable sysI/O™ Buffer Supports
Wide Range of Interfaces
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
On-chip termination
Optional equalization filter on inputs
LVTTL and LVCMOS 33/25/18/15/12
SSTL 33/25/18/15 I, II
HSTL15 I and HSTL18 I, II
PCI and Differential HSTL, SSTL
LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS
Flexible Device Configuration
Dedicated bank for configuration I/Os
SPI boot flash interface
Dual-boot images supported
Slave SPI
TransFR™ I/O for simple field updates
Soft Error Detect embedded macro
System Level Support
IEEE 1149.1 and IEEE 1532 compliant
Reveal Logic Analyzer
ORCAstra FPGA configuration utility
On-chip oscillator for initialization & general use
1.2V core power supply
ECP3-35
33
72
ECP3-70
67
240
ECP3-95
92
240
ECP3-150
149
372
700
36
1
24
1327
68
1
64
4420
145
3
128
4420
188
3
128
6850
303
4
320
2/2
4/2
10 / 2
10 / 2
10 / 2
4 / 133
4 / 295
4 / 310
4 / 295
8 / 380
12 / 490
4 / 295
8 / 380
12 / 490
8 / 380
16 / 586
1-1
DS1021
Introduction_01.3
Lattice Semiconductor
Introduction
LatticeECP3 Family Data Sheet
Introduction
The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high perfor-
mance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous
interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture
and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications.
The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to
486 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel
I/O standards.
The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad
range of interface standards, including DDR3, XGMII and 7:1 LVDS.
The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter toler-
ance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular
data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-empha-
sis and Receive Equalization settings make the SERDES suitable for transmission and reception over various
forms of media.
The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capa-
bility, bit-stream encryption, and TransFR field upgrade features.
The ispLEVER
®
design tool suite from Lattice allows large complex designs to be efficiently implemented using the
LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools.
The ispLEVER tool uses the synthesis tool output along with the constraints from its floor planning tools to place
and route the design in the LatticeECP3 device. The ispLEVER tool extracts the timing from the routing and back-
annotates it into the design for timing verification.
Lattice provides many pre-engineered IP (Intellectual Property) ispLeverCORE™ modules for the LatticeECP3
family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the
unique aspects of their design, increasing their productivity.
SE
C
E
U DA L
R
TA att
R
EN S ic
eE
T HE C
IN E P
FO T 3
FO -E
R
A
M R
A
TI
O
N
1-2
The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices
utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distrib-
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
Big guys, I need help from a newbieQuestion 1: I know how to use an oscilloscope, but I don’t know whether the waveform measured by the oscilloscope is correct or wrong, and how to judge whether the w...
Lightning is extremely destructive, with voltages as high as millions of volts and instantaneous currents as high as hundreds of thousands of amperes, which can cause equipment damage and casualties. ...
Well, upload the weekly plan, time is tight! [align=center][b][font="][size=14.0pt]Beaglebone[/size][/font][/b][b][font="][size=14.0pt]Peripheral Circuit Design Weekly Plan Template[/size][/font][/b][...
Circuit Function and Advantages
The circuit shown in Figure 1 provides an 18-bit programmable voltage with an output range of 10 V to +10 V while having ±0.5 LSB integral nonlinearity, ±0.5 LSB differ...
I have a wince development project. If you are interested, you can contact me and I will send you the requirements. I don't use my brothers' money for nothing. Paid service project911@163.com...
The mass production process of the new generation of cockpit platform has started, and the smart cockpit market has entered a new bonus cycle of technology iteration and platform upgrade.
...[Details]
On August 25th, SK Hynix announced that it has completed development and entered mass production of its 321-layer, 2Tb QLC NAND flash memory product. This achievement marks the world's first applic...[Details]
As AI accelerates across industries, the demand for data center infrastructure is also growing rapidly.
Keysight Technologies, in collaboration with Heavy Reading, released the "Beyo...[Details]
A multilevel inverter converts a DC signal into a multilevel staircase waveform. Instead of a straight positive-negative output waveform, the output waveform of a multilevel inverter alternates in ...[Details]
The MCX E series is the most reliability- and safety-focused series in NXP's extensive MCX product portfolio.
With the launch of this series, NXP has further enriched its 5V-compatible MCU pr...[Details]
According to foreign media reports, Ford Motor has applied to the U.S. Patent and Social Security Office (USPTO) for a patent for a door anti-collision system that may be used in future Ford vehicl...[Details]
In the period after the switching power supply achieved the "20 kHz" revolution in the 1970s, although improvements and enhancements were made in circuit technology, the development level of the se...[Details]
MQTT Ethernet I/O modules primarily collect I/O port information and transmit data over the network. In addition to being a TCP server, Ethernet I/O modules can also function as TCP clients. Furthe...[Details]
The driving mode is not unfamiliar to vehicles. According to the driving mode of the vehicle, there are front-wheel drive, rear-wheel drive and even four-wheel drive. Four-wheel drive is a major se...[Details]
Renesas Electronics' new ultra-low-power RA4C1 MCU features advanced security and a dedicated peripheral set, making it ideal for metering and other applications.
The new product mee...[Details]
As a pioneer in the new smart home concept, robot vacuums have captured a significant market share. Robot vacuums, also known as automatic sweepers, smart vacuums, or robot vacuums, are smart home ...[Details]
As the power density of modern electronic systems continues to increase, effective thermal management has become critical to ensuring system performance, reliability, and longevity—especially in hi...[Details]
At present, the most troubling thing about pure electric vehicles as new energy sources is not only the range anxiety, but also the disadvantage of long charging time. At present, ternary lithium b...[Details]
Keysight Technologies reported strong third-quarter results, with revenue and earnings per share exceeding expectations and steady order growth. The company, driven by strong growth across multiple...[Details]
EVTank predicts that all-solid-state batteries will achieve small-scale mass production in 2027 and large-scale shipments by 2030. Global solid-state battery shipments will reach 614.1GWh, of which...[Details]