EEWORLDEEWORLDEEWORLD

Part Number

Search

5AGXBB3D4F35C4N

Description
fpga - field programmable gate array fpga - arria V GX 13688 labs 544 ios
Categorysemiconductor    Other integrated circuit (IC)   
File Size537KB,39 Pages
ManufacturerAltera (Intel)
Environmental Compliance  
Download Datasheet Parametric View All

5AGXBB3D4F35C4N Online Shopping

Suppliers Part Number Price MOQ In stock  
5AGXBB3D4F35C4N - - View Buy Now

5AGXBB3D4F35C4N Overview

fpga - field programmable gate array fpga - arria V GX 13688 labs 544 ios

5AGXBB3D4F35C4N Parametric

Parameter NameAttribute value
ManufactureAlte
Product CategoryFPGA - Field Programmable Gate Array
RoHSYes
ProducArria V GX
Number of Logic Elements362000
Number of Logic Array Blocks - LABs13688
Total Memory19358 kbi
Number of I/Os544
Operating Supply Voltage0.85 V, 1.1 V, 1.15 V
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseFBGA-1152
Data Rate6.5536 Gbps
Embedded Block RAM - EBR2098 kbi
M10K Memory17260 kbi
Maximum Operating Frequency800 MHz
Minimum Operating Temperature0 C
Number of Transceivers9
PackagingTray
Factory Pack Quantity24
2013.12.26
Arria V Device Overview
Subscribe
Send Feedback
AV-51001
The Arria
®
V device family consists of the most comprehensive offerings of mid-range FPGAs ranging from
the lowest power for 6 gigabits per second (Gbps) and 10 Gbps applications, to the highest mid-range FPGA
bandwidth 12.5 Gbps transceivers.
The Arria V devices are ideal for power-sensitive wireless infrastructure equipment, 20G/40G bridging,
switching, and packet processing applications, high-definition video processing and image manipulation,
and intensive digital signal processing (DSP) applications.
Related Information
Arria V Device Handbook: Known Issues
Lists the planned updates to the
Arria V Device Handbook
chapters.
Key Advantages of Arria V Devices
Table 1: Key Advantages of the Arria V Device Family
Advantage
Supporting Feature
Lowest static power in its class
• Built on TSMC's 28 nm process technology and includes an
abundance of hard intellectual property (IP) blocks
• Power-optimized MultiTrack routing and core architecture
• Up to 50% lower power consumption than the previous
generation device
• Lowest power transceivers of any midrange family
• 8-input adaptive logic module (ALM)
• Up to 38.38 megabits (Mb) of embedded memory
• Variable-precision digital signal processing (DSP) blocks
• Serial data rates up to 12.5 Gbps
• Hard memory controllers
Improved logic integration and
differentiation capabilities
Increased bandwidth capacity
Hard processor system (HPS) with
• Tight integration of a dual-core ARM Cortex-A9 MPCore
®
integrated ARM Cortex -A9 MPCore
processor, hard IP, and an FPGA in a single Arria V system-on-
processor
a-chip (SoC)
• Supports over 128 Gbps peak bandwidth with integrated data
coherency between the processor and the FPGA fabric
©
2013 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words
and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other
words and logos identified as trademarks or service marks are the property of their respective holders as described at
www.altera.com/common/legal.html.
Altera warrants performance of its semiconductor products to current specifications in accordance with
Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes
no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly
agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published
information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
Multi-channel design
The whole project uses layered drawing. After compiling, an error occurs, saying that there is a duplicate name. After importing the PCB, it is found that D[0..7], a total of 8 lines, cannot be connec...
wanghengquan003 PCB Design
Two methods for measuring CPU cycles of DSP OMAP program time consumption
In DSP development, measuring the cycles consumed by a function or a section of code is a common task. Commonly used profiling and clock() are generally used in simulation. When it comes to emulation ...
Aguilera DSP and ARM Processors
Experience of connecting common anode digital tube
1. Use a digital multimeter and a diode to measure the gear position and find out the 4 common anode pins. Use a red test pen to touch each pin one by one, and then use a black test pen to scrape the ...
jsxykj1 Analog electronics
The electrical design is almost finished, what are you preparing for the next stage? ! ! ! ! ! !
[i=s]This post was last edited by paulhyde on 2014-9-15 03:53[/i] :) :) :)...
elsave Electronics Design Contest
SimpleLink SensorTag is here!
Last year, I was tempted several times and almost bought it, but I held back! ! It seems that it was worth the wait. {:1_138:} Finally, the big discount has arrived, and I decisively bought one! ! !Le...
lkl0305 Wireless Connectivity
Microchip Live at 10:00 today: MCU programming is no longer difficult, use MPLAB Code Configurator (MCC) to achieve rapid development
Live broadcast time: 10:00-11:30 this morning Live Topic: MCU programming is no longer difficult, use MPLAB Code Configurator (MCC) to achieve rapid development Live broadcast content and registration...
EEWORLD社区 Robotics Development

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 834  2705  348  1336  2361  17  55  8  27  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号