EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4256ZC-45TN176C

Description
Cpld - complex programmable logic devices programmable super fast HI density pld
Categorysemiconductor    Other integrated circuit (IC)   
File Size464KB,99 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric View All

LC4256ZC-45TN176C Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4256ZC-45TN176C - - View Buy Now

LC4256ZC-45TN176C Overview

Cpld - complex programmable logic devices programmable super fast HI density pld

LC4256ZC-45TN176C Parametric

Parameter NameAttribute value
ManufactureLattice
Product CategoryCPLD - Complex Programmable Logic Devices
RoHSYes
ProducispMACH 4256
Number of Macrocells256
Number of Logic Array Blocks - LABs16
Maximum Operating Frequency200 MHz
Delay Time4.5 ns
Number of I/Os44
Operating Supply Voltage1.8 V
Maximum Operating Temperature+ 90 C
Mounting StyleSMD/SMT
Package / CaseFPBGA-256-44
Memory TypeEEPROM
Minimum Operating Temperature0 C
Number of Product Terms per Mac80
Operating Supply Curre0.341 mA
PackagingTray
Factory Pack Quantity40
Supply Voltage - Max1.9 V
Supply Voltage - Mi1.7 V
ispMACH 4000V/B/C/Z Family
®
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
May 2009
Data Sheet DS1020
Features
High Performance
f
MAX
= 400MHz maximum operating frequency
t
PD
= 2.5ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Extended: -40 to 130°C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
3. Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
© 2009 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.1
Altera socfpga NEON instruction acceleration test succeeded (with source code)
[i=s] This post was last edited by yupc123 on 2016-8-15 16:51 [/i] 10000 floating point data accumulation and test, the result is as follows:The source code is as follows: #include "NE10.h" #include #...
yupc123 FPGA/CPLD
SEED-DIM3517 trial list confirmed
After the review by Hezhongda engineers, the following netizens have been granted a 2-month trial period: wangqy, rivita, paulhyde. We look forward to your completing the project and sharing your expe...
EEWORLD社区 ARM Technology
Let's talk about how to view the truth table in the quartus schematic
How to check the truth table in the quartus schematic?I searched on Baidu and found that it didn't work. Here is what Baidu said:I use the software of QuartusII v9.1. In help, select "message"-"index"...
zhaoqibinpp FPGA/CPLD
7-segment digital tube (use example)
[size=2]This program is one of the sample programs of the enhanced version of MEGA16/32 development board. The specific principles and instructions will be given in the supporting tutorials. [/size][s...
黑衣人 MCU
What does On_board peripheral singals on the 8962 development board mean?
What does On_board peripheral singals of TI 8962 EVA mean?...
academic Microcontroller MCU
Compilation issues
I hope the great god can give me some advice. In addition, how to build the project?...
915709857 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2332  41  1587  829  1846  47  1  32  17  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号