EEWORLDEEWORLDEEWORLD

Part Number

Search

935298353125

Description
AUP/ULP/V SERIES, 2-INPUT NAND GATE, PDSO5, 0.80 X 0.80 MM, 0.35 MM HEIGHT, PLASTIC, SOT-1226, X2SON-5
Categorylogic    logic   
File Size338KB,21 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric View All

935298353125 Overview

AUP/ULP/V SERIES, 2-INPUT NAND GATE, PDSO5, 0.80 X 0.80 MM, 0.35 MM HEIGHT, PLASTIC, SOT-1226, X2SON-5

935298353125 Parametric

Parameter NameAttribute value
Objectid8076667272
package instructionSON,
Reach Compliance Codeunknown
seriesAUP/ULP/V
JESD-30 codeS-PDSO-N5
JESD-609 codee3
length0.8 mm
Logic integrated circuit typeNAND GATE
Number of functions1
Number of entries2
Number of terminals5
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSON
Package shapeSQUARE
Package formSMALL OUTLINE
propagation delay (tpd)20.1 ns
Maximum seat height0.35 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)0.8 V
Nominal supply voltage (Vsup)1.1 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceTIN
Terminal formNO LEAD
Terminal pitch0.48 mm
Terminal locationDUAL
width0.8 mm
74AUP1G00
Low-power 2-input NAND gate
Rev. 6 — 27 June 2012
Product data sheet
1. General description
The 74AUP1G00 provides the single 2-input NAND function.
Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
μA
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1679  629  1418  1919  1033  34  13  29  39  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号