EEWORLDEEWORLDEEWORLD

Part Number

Search

IS43LR16400B-6BLI-TR

Description
dram 64m (4mx16) 166mhz mddr 1.8v
Categorysemiconductor    Other integrated circuit (IC)   
File Size1MB,42 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric Compare View All

IS43LR16400B-6BLI-TR Online Shopping

Suppliers Part Number Price MOQ In stock  
IS43LR16400B-6BLI-TR - - View Buy Now

IS43LR16400B-6BLI-TR Overview

dram 64m (4mx16) 166mhz mddr 1.8v

IS43LR16400B-6BLI-TR Parametric

Parameter NameAttribute value
ManufactureISSI
Product CategoryDRAM
RoHSYes
Data Bus Width16 bi
Organizati4 M x 16
Package / CaseBGA-60
Memory Size64 Mbi
Maximum Clock Frequency166 MHz
Access Time5.5 ns
Supply Voltage - Max1.95 V
Supply Voltage - Mi1.7 V
Maximum Operating Curre40 mA
Maximum Operating Temperature+ 85 C
PackagingReel
Minimum Operating Temperature- 40 C
Mounting StyleSMD/SMT
Factory Pack Quantity2000
IS43/46LR16400B
1M
x
16Bits
x
4Banks Mobile DDR SDRAM
Description
The IS43/46LR16400B is 67,108,864 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 1,048,576 words x 16
bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted on a
16-bit bus. The double data rate architecture is essentially a 2
N
prefetch architecture with an interface designed to transfer two data words
per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The
data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are compatible
with LVCMOS.
Features
• JEDEC standard 1.8V power supply.
• VDD = 1.8V, VDDQ = 1.8V
• Four internal banks for concurrent operation
• MRS cycle with address key programs
- CAS latency 2, 3 (clock)
- Burst length (2, 4, 8, 16)
- Burst type (sequential & interleave)
• Fully differential clock inputs (CK, /CK)
• All inputs except data & DM are sampled at the rising
edge of the system clock
• Data I/O transaction on both edges of data strobe
• Bidirectional data strobe per byte of data (DQS)
• DM for write masking only
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• 64ms refresh period (4K cycle)
• Auto & self refresh
• Concurrent Auto Precharge
• Maximum clock frequency up to 166MHZ
• Maximum data rate up to 333Mbps/pin
• Power Saving support
- PASR (Partial Array Self Refresh)
- Auto TCSR (Temperature Compensated Self Refresh)
- Deep Power Down Mode
- Programmable Driver Strength Control by Full Strength
or 1/2, 1/4, 1/8 of Full Strength
• LVCMOS compatible inputs/outputs
• 60-Ball FBGA package
Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. A | Feb. 2013
www.issi.com
- dram@issi.com
1

IS43LR16400B-6BLI-TR Related Products

IS43LR16400B-6BLI-TR IS43LR16400B-6BLI
Description dram 64m (4mx16) 166mhz mddr 1.8v dram 64m (4mx16) 166mhz 1.8v mobile ddr
Manufacture ISSI ISSI
Product Category DRAM DRAM
RoHS Yes Yes
Data Bus Width 16 bi 16 bi
Organizati 4 M x 16 4 M x 16
Package / Case BGA-60 BGA-60
Memory Size 64 Mbi 64 Mbi
Maximum Clock Frequency 166 MHz 166 MHz
Access Time 5.5 ns 5.5 ns
Supply Voltage - Max 1.95 V 1.95 V
Supply Voltage - Mi 1.7 V 1.7 V
Maximum Operating Curre 40 mA 40 mA
Maximum Operating Temperature + 85 C + 85 C
Packaging Reel Tray
Minimum Operating Temperature - 40 C - 40 C
Mounting Style SMD/SMT SMD/SMT
Factory Pack Quantity 2000 300

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 702  2418  1885  1622  922  15  49  38  33  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号