out notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain
the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such ap-
plications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. D
03/16/2011
1
IS42S81600E, IS42S16800E
DEVICE OVERVIEW
The 128Mb SDRAM is a high speed CMOS, dynamic
random-access memory designed to operate in 3.3V V
dd
and 3.3V V
ddq
memory systems containing 134,217,728
bits. Internally configured as a quad-bank DRAM with a
synchronous interface. Each 33,554,432-bit bank is orga-
nized as 4,096 rows by 512 columns by 16 bits or 4,096
rows by 1,024 columns by 8 bits.
The 128Mb SDRAM includes an AUTO REFRESH MODE,
and a power-saving, power-down mode. All signals are
registered on the positive edge of the clock signal, CLK.
All inputs and outputs are LVTTL compatible.
The 128Mb SDRAM has the ability to synchronously burst
data at a high data rate with automatic column-address
generation, the ability to interleave between internal banks
to hide precharge time and the capability to randomly
change column addresses on each clock cycle during
burst access.
A self-timed row precharge initiated at the end of the burst
sequence is available with the AUTO PRECHARGE function
enabled. Precharge one bank while accessing one of the
other three banks will hide the precharge cycles and provide
seamless, high-speed, random-access operation.
SDRAM read and write accesses are burst oriented starting
at a selected location and continuing for a programmed
number of locations in a programmed sequence. The
registration of an ACTIVE command begins accesses,
followed by a READ or WRITE command. The ACTIVE
command in conjunction with address bits registered are
used to select the bank and row to be accessed (BA0,
BA1 select the bank; A0-A11 select the row). The READ
or WRITE commands in conjunction with address bits
registered are used to select the starting column location
for the burst access.
Programmable READ or WRITE burst lengths consist of
1, 2, 4 and 8 locations or full page, with a burst terminate
option.
FUNCTIONAL BLOCK DIAGRAM (FOR 2MX16X4
BANKS ONLY)
CLK
CKE
CS
RAS
CAS
WE
DQML
DQMH
16
2
COMMAND
DECODER
&
CLOCK
GENERATOR
DATA IN
BUFFER
16
MODE
REGISTER
12
REFRESH
CONTROLLER
DQ 0-15
SELF
REFRESH
CONTROLLER
A10
A11
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
BA0
BA1
12
16
DATA OUT
BUFFER
V
DD
/V
DDQ
V
ss
/V
ss
Q
16
REFRESH
COUNTER
4096
4096
4096
4096
ROW DECODER
MULTIPLEXER
12
MEMORY CELL
ARRAY
ROW
ADDRESS
LATCH
12
ROW
ADDRESS
BUFFER
BANK 0
SENSE AMP I/O GATE
COLUMN
ADDRESS LATCH
9
512
(x 16)
BANK CONTROL LOGIC
BURST COUNTER
COLUMN
ADDRESS BUFFER
COLUMN DECODER
9
2
Integrated Silicon Solution, Inc. — www.issi.com
Rev. D
03/16/2011
IS42S81600E, IS42S16800E
PIN CONFIGURATIONS
54 pin TSOP - Type II for x8
V
DD
DQ0
V
DD
Q
NC
DQ1
V
SS
Q
NC
DQ2
V
DD
Q
NC
DQ3
V
SS
Q
NC
V
DD
NC
WE
CAS
RAS
CS
BA0
BA1
A10
A0
A1
A2
A3
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
V
SS
DQ7
V
SS
Q
NC
DQ6
V
DD
Q
NC
DQ5
V
SS
Q
NC
DQ4
V
DD
Q
NC
V
SS
NC
DQM
CLK
CKE
NC
A11
A9
A8
A7
A6
A5
A4
V
SS
PIN DESCRIPTIONS
A0-A11
A0-A9
BA0, BA1
DQ0 to DQ7
CLK
CKE
CS
RAS
CAS
Row Address Input
Column Address Input
Bank Select Address
Data I/O
System Clock Input
Clock Enable
Chip Select
Row Address Strobe Command
Column Address Strobe Command
WE
DQM
V
dd
Vss
V
ddq
Vss
q
NC
Write Enable
Data Input/Output Mask
Power
Ground
Power Supply for I/O Pin
Ground for I/O Pin
No Connection
Integrated Silicon Solution, Inc. — www.issi.com
Rev. D
03/16/2011
3
IS42S81600E, IS42S16800E
PIN CONFIGURATIONS
54 pin TSOP - Type II for x16
V
DD
DQ0
V
DD
Q
DQ1
DQ2
V
SS
Q
DQ3
DQ4
V
DD
Q
DQ5
DQ6
V
SS
Q
DQ7
V
DD
DQML
WE
CAS
RAS
CS
BA0
BA1
A10
A0
A1
A2
A3
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
V
SS
DQ15
V
SS
Q
DQ14
DQ13
V
DD
Q
DQ12
DQ11
V
SS
Q
DQ10
DQ9
V
DD
Q
DQ8
V
SS
NC
DQMH
CLK
CKE
NC
A11
A9
A8
A7
A6
A5
A4
V
SS
PIN DESCRIPTIONS
A0-A11
A0-A8
BA0, BA1
DQ0 to DQ15
CLK
CKE
CS
RAS
CAS
Row Address Input
Column Address Input
Bank Select Address
Data I/O
System Clock Input
Clock Enable
Chip Select
Row Address Strobe Command
Column Address Strobe Command
WE
DQML
DQMH
V
dd
Vss
V
ddq
Vss
q
NC
Write Enable
x16 Lower Byte, Input/Output Mask
x16 Upper Byte, Input/Output Mask
Power
Ground
Power Supply for I/O Pin
Ground for I/O Pin
No Connection
4
Integrated Silicon Solution, Inc. — www.issi.com
Rev. D
03/16/2011
IS42S81600E, IS42S16800E
PIN CONFIGURATION
54-ball TF-BGA for x16 (Top View) (8.00 mm x 8.00 mm Body, 0.8 mm Ball Pitch)
Received update email on July 8An update for Bluetooth IoT Development Kit CMSIS Pack has been released
Dear Valued Customer,
Thank you for your previous download of ON Semiconductor's Bluetooth IoT D...
mars4zhuonsemi and Avnet IoT Innovation Design Competition
### Development environment setup under LinuxRVB2601 is a RISC-V eco chip based on E906, with a maximum main frequency of 220MHz and RV32IMACX instruction set#### References* [RVB2601 resource downloa...
According to Wi-Fi Alliance, the Internet of Things (IoT) is expanding at an exponential rate, revolutionizing the digital environment and creating a new connected world on a global scale. According t...
[size=14px]Please help! Please help! Please help! [/size] [size=14px]I got a STM32H743ZI nucleo board and tested the GPIO flip rate. The main frequency was configured to 400MHz, the AHB bus was set to...
The hardware circuit principle is shown in Figure 1. In the specific design, each part should consider the anti-interference problem to minimize the impact of interference on the performance of the...[Details]
TD-SCDMA terminal conformance test includes three types of tests: RF index test (reference standard: 3GPPTS34.122), protocol signaling test (reference standard: 3GPPTS34.123) and other tests (refer...[Details]
0Introduction
In oil drilling, accurate measurement of wellbore posture is the premise of wellbore trajectory control. To this end, this paper fully combines the advantages of single-chip ...[Details]
1. Introduction
The intelligent detector discussed in this paper is an integrated semiconductor photodetector. Compared with traditional semiconductor photosensitive devices, its most ...[Details]
1. What is fading?
In terms of scope, fading can be roughly divided into three types: large area fading, small area fading and indoor fading. As shown in Figure 1, large area fading refers t...[Details]
Industrial control
often requires multi-channel fault detection and multi-channel command control (this multi-task setting is very common). A single CPU chip is difficult to directly complete ...[Details]
Fieldbus is an open, digital, multi-point communication control system local area network, and is one of the most promising technologies in today's automation field. CAN bus is a hot application in fi...[Details]
Abstract: CC2420 is a 2.4GHz RF chip introduced by Chipcon that complies with the IEEE 802.15.4 specification. It is used to develop ZigBee devices and products for PAN networks such as industrial ...[Details]
Abstract:
Aiming at the problems of repeated design and high cost of existing LED large-screen displays, a modular LED large-screen display is proposed, which can realize flexible configurati...[Details]
1 Introduction
In recent years, with the rapid growth of mobile phones and MP4 video players, it is estimated that the production of mobile phones this year will reach 1 billion units, and...[Details]
The full name of RFID is Radio Frequency Identification, which uses radio frequency to realize data transmission between programmable controller (PLC) or microcomputer (PC) and identification, ther...[Details]
Currently, there are huge differences in market analysis statistics for high-brightness LEDs (light-emitting diodes). Despite the divergence of forecasts, one trend is clear: the high-brightness (H...[Details]
The growing global interest in green power has added new variables to the design of power supplies and power adapters. Designers must not only traditionally consider the design specifications requi...[Details]
Frequent dropped calls, "network busy" messages, and intermittent service are all potential symptoms of poor device interoperability. Often, these issues are caused by either insufficient validatio...[Details]
Biometric authentication technology replaces the traditional methods of using keys, ID cards, passwords, etc. for personal identification, and can be widely used in access management in bank...[Details]