EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB451236A-400M3LI

Description
sram 18mb 512kx36 400mhz quadp sync sram
Categorysemiconductor    Other integrated circuit (IC)   
File Size521KB,33 Pages
ManufacturerAll Sensors
Environmental Compliance  
Download Datasheet Parametric Compare View All

IS61QDPB451236A-400M3LI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS61QDPB451236A-400M3LI - - View Buy Now

IS61QDPB451236A-400M3LI Overview

sram 18mb 512kx36 400mhz quadp sync sram

IS61QDPB451236A-400M3LI Parametric

Parameter NameAttribute value
ManufactureISSI
Product CategorySRAM
RoHSYes
Memory Size18 Mbi
Organizati512 k x 36
InterfaceParallel
Supply Voltage - Max1.9 V
Supply Voltage - Mi1.7 V
Maximum Operating Curre1300 mA
Maximum Operating Temperature+ 85 C
Minimum Operating Temperature- 40 C
Mounting StyleSMD/SMT
Package / CaseFBGA-165
PackagingTray
Maximum Clock Frequency400 MHz
Memory TypeQuadP
Factory Pack Quantity105
IS61QDPB41M18A/A1/A2
IS61QDPB451236A/A1/A2
1Mx18, 512Kx36
18Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDPB451236A : Don’t care ODT function
and pin connection
IS61QDPB451236A 1 : Option1
IS61QDPB451236A 2 : Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 18Mb IS61QDPB451236A/A1/A2 and
IS61QDPB41M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1

IS61QDPB451236A-400M3LI Related Products

IS61QDPB451236A-400M3LI IS61QDPB41M18A-400M3L
Description sram 18mb 512kx36 400mhz quadp sync sram sram 18mb 1mx18 400mhz quadp sync sram
Manufacture ISSI ISSI
Product Category SRAM SRAM
RoHS Yes Yes
Memory Size 18 Mbi 18 Mbi
Organizati 512 k x 36 1 M x 18
Interface Parallel Parallel
Supply Voltage - Max 1.9 V 1.9 V
Supply Voltage - Mi 1.7 V 1.7 V
Maximum Operating Curre 1300 mA 1250 mA
Maximum Operating Temperature + 85 C + 70 C
Minimum Operating Temperature - 40 C 0 C
Mounting Style SMD/SMT SMD/SMT
Package / Case FBGA-165 FBGA-165
Packaging Tray Tray
Maximum Clock Frequency 400 MHz 400 MHz
Memory Type QuadP QuadP
Factory Pack Quantity 105 105
SAEJ1939 and SJA1000
This is my first time developing a CAN bus. As the task is urgent, I use "sja1000_Peli" developed by Professor Zhou Ligong. Can this library use the SAEJ1939 protocol? Given that PGN=0xFD08,SA=0X3F, s...
yoyo1985914 Embedded System
Qingyuefeng function introduction——complete teardrop processing function
[size=10.5pt][font=宋体][size=4]The teardrops provided by the PCB design software we are familiar with are not perfect in function. They just fill the vias and pads with teardrops. Some errors are not t...
tsingyue PCB Design
[RT-Thread reading notes]——The definition of threads and the implementation of thread switching
[align=left][font=宋体][size=12.0pt] On April 30, I was a little anxious to see that everyone had posted their own reading experience. I hurriedly posted my initial impressions of "RT-Thread Kernel Impl...
沈婷婷 Programming Basics
Electronic password lock_source program (single-chip microcomputer control)
[b][font=黑体][size=9pt]Abstract: [/size][/font][/b][font=宋体][size=9pt]This system consists of a single-chip microcomputer system, a matrix keyboard, an LED display and an alarm system. The system can c...
songbo MCU
89s51 and computer serial port download
I would like to ask how to download the program directly to the 89s51 chip through the computer serial port. Thanks in advance!...
dhu2060427 Embedded System
If this is how "Signals and Systems" is explained, you will understand it at a glance!
[Transfer] [color=rgb(171, 25, 66)]Lesson 1: What is convolution, what is convolution useful for, what is Fourier transform, what is Laplace transform? [/color] [color=rgb(62, 62, 62)][size=3]Many of ...
木犯001号 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1375  773  1884  34  2491  28  16  38  1  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号