EEWORLDEEWORLDEEWORLD

Part Number

Search

74FCT373ATSOG

Description
latches octal transparent latch
Categorysemiconductor    Other integrated circuit (IC)   
File Size52KB,7 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric View All

74FCT373ATSOG Online Shopping

Suppliers Part Number Price MOQ In stock  
74FCT373ATSOG - - View Buy Now

74FCT373ATSOG Overview

latches octal transparent latch

74FCT373ATSOG Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryLatches
RoHSYes
Number of Circuits1 Circui
Logic TypeTransparent Latch
Logic Family74FCT
PolarityInverting
Number of Output Lines8 Line
Propagation Delay Time5.2 ns
Supply Voltage - Max5.25 V
Supply Voltage - Mi4.75 V
Maximum Operating Temperature+ 85 C
Minimum Operating Temperature- 40 C
Package / CaseSOIC-20
PackagingTray
Mounting StyleSMD/SMT
Number of Input Lines8 Line
Factory Pack Quantity37
Supply Curre10 uA
IDT54/74FCT373T/AT/CT
FAST CMOS OCTAL TRANSPARENT LATCH
MILITARY AND INDUSTRIAL TEMPERATURE RANGES
FAST CMOS OCTAL
TRANSPARENT LATCH
IDT54/74FCT373T/AT/CT
FEATURES:
Std., A, and C grades
Low input and output leakage
1µA (max.)
CMOS power levels
True TTL input and output compatibility:
– V
OH
= 3.3V (typ.)
– V
OL
= 0.3V (typ.)
High Drive outputs (-15mA I
OH
, 48mA I
OL
)
Meets or exceeds JEDEC standard 18 specifications
Military product compliant to MIL-STD-883, Class B and DESC
listed (dual marked)
Power off disable outputs permit "live insertion"
Available in the following packages:
– Industrial: SOIC, SSOP, QSOP
– Military: CERDIP, LCC
DESCRIPTION:
The FCT373Tis an octal transparent latch built using an advanced dual
metal CMOS technology. These octal latches have 3-state outputs and are
intended for bus oriented applications. The flip-flops appear transparent to
the data when Latch Enable (LE) is high. When LE is low, the data that meets
the set-up time is latched. Data appears on the bus when the Output Enable
(OE) is low. When
OE
is high, the bus output is in the high-impedance state.
FUNCTIONAL BLOCK DIAGRAM
D
0
D
1
D
2
D
3
D
4
D
5
D
6
D
7
D
O
G
D
O
G
D
O
G
D
O
G
D
O
G
D
O
G
D
O
G
D
O
G
LE
OE
O
0
O
1
O
2
O
3
O
4
O
5
O
6
O
7
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
MILITARY AND INDUSTRIAL TEMPERATURE RANGES
1
DECEMBER 2016
DSC-5496/7
© 2016 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1291  2186  2681  2023  1597  26  45  54  41  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号