EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT5113YI-50-T3

Description
digital potentiometer ics dpp,NV 100 taps Up/down
Categorysemiconductor    Other integrated circuit (IC)   
File Size110KB,16 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance
Download Datasheet Parametric View All

CAT5113YI-50-T3 Online Shopping

Suppliers Part Number Price MOQ In stock  
CAT5113YI-50-T3 - - View Buy Now

CAT5113YI-50-T3 Overview

digital potentiometer ics dpp,NV 100 taps Up/down

CAT5113YI-50-T3 Parametric

Parameter NameAttribute value
ManufactureON Semiconduc
Product CategoryDigital Potentiometer ICs
RoHSYes
Resistance50 kOhms
Number of POTsSingle
Taps per POT100
Wiper MemoryNon Volatile
Digital InterfaceSerial (3-Wire)
Operating Supply Voltage3.3 V, 5 V
Supply Curre100 uA
Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT
Package / CaseTSSOP-8
PackagingReel
Minimum Operating Temperature- 40 C
Factory Pack Quantity3000
Supply Voltage - Max6 V
Supply Voltage - Mi2.5 V
CAT28F020
Licensed Intel
2 Megabit CMOS Flash Memory
second source
FEATURES
s
Commercial, industrial and automotive
s
Fast read access time: 90/120 ns
s
Low power CMOS dissipation:
temperature ranges
s
Stop timer for program/erase
s
On-chip address and data latches
s
JEDEC standard pinouts:
– Active: 30 mA max (CMOS/TTL levels)
– Standby: 1 mA max (TTL levels)
– Standby: 100
µ
A max (CMOS levels)
s
High speed programming:
– 10
µ
s per byte
– 4 seconds typical chip program
– 32-pin DIP
– 32-pin PLCC
– 32-pin TSOP (8 x 20)
s
100,000 program/erase cycles
s
10 year data retention
s
Electronic signature
s
0.5 seconds typical chip-erase
s
12.0V
±
5% programming and erase voltage
DESCRIPTION
The CAT28F020 is a high speed 256K x 8-bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after-sale
code updates. Electrical erasure of the full memory
contents is achieved typically within 0.5 second.
It is pin and Read timing compatible with standard
EPROM and E
2
PROM devices. Programming and
Erase are performed through an operation and verify
algorithm. The instructions are input via the I/O bus,
using a two write cycle scheme. Address and Data are
latched to free the I/O bus and address bus during the
write operation.
The CAT28F020 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 32-pin plastic DIP, 32-pin PLCC or 32-pin
TSOP packages.
BLOCK DIAGRAM
I/O0–I/O7
I/O BUFFERS
ERASE VOLTAGE
SWITCH
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
2,097,152 BIT
MEMORY
ARRAY
5115 FHD F02
A0–A17
X-DECODER
VOLTAGE VERIFY
SWITCH
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
1
Doc. No. MD-1029, Rev. F

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1371  2112  1168  345  1850  28  43  24  7  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号