EEWORLDEEWORLDEEWORLD

Part Number

Search

89H64H16G2ZCBLG

Description
pci interface IC pciE gen2 switch
Categorysemiconductor    Other integrated circuit (IC)   
File Size452KB,57 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric Compare View All

89H64H16G2ZCBLG Online Shopping

Suppliers Part Number Price MOQ In stock  
89H64H16G2ZCBLG - - View Buy Now

89H64H16G2ZCBLG Overview

pci interface IC pciE gen2 switch

89H64H16G2ZCBLG Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryPCI Interface IC
RoHSYes
TypeSwitch - PCIe
Maximum Clock Frequency125 MHz
Number of Lanes64 Lane
Number of Ports16 P
Operating Supply Voltage1 V, 2.5 V, 3.3 V
Maximum Operating Temperature+ 70 C
Mounting StyleSMD/SMT
Package / CaseFCBGA-1156
Maximum Data Rate512 Gbps
Minimum Operating Temperature0 C
PackagingTray
Factory Pack Quantity24
VersiGen2
64-Lane 16-Port PCIe® Gen2
System Interconnect Switch
®
89HPES64H16G2
Data Sheet
Device Overview
The 89HPES64H16G2 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions. The PES64H16G2 is a 64-lane, 16-
port system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include servers,
storage, communications, embedded systems, and multi-host or intelli-
gent I/O based systems with inter-domain communication.
Per lane SerDes configuration
• De-emphasis
• Receive equalization
• Drive strength
Switch Partitioning
IDT proprietary feature that creates logically independent
switches in the device
Supports up to 16 fully independent switch partitions
Configurable downstream port device numbering
Supports dynamic reconfiguration of switch partitions
• Dynamic port reconfiguration — downstream, upstream
• Dynamic migration of ports between partitions
• Movable upstream port within and between switch partitions
Initialization / Configuration
Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
Common switch configurations are supported with pin strap-
ping (no external components)
Supports in-system Serial EEPROM initialization/program-
ming
Quality of Service (QoS)
Port arbitration
• Round robin
Request metering
• IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
• Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Multicast
Compliant to the PCI-SIG multicast ECN
Supports arbitrary multicasting of Posted transactions
Supports 64 multicast groups
Independent multicast support within each switch partition
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible clocking modes
• Common clock
• Non-common clock
Hot-Plug and Hot Swap
Hot-plug controller on all ports
• Hot-plug supported on all downstream switch ports
Features
High Performance Non-Blocking Switch Architecture
64-lane 16-port PCIe switch
• Eight x8 ports switch ports each of which can bifurcate to two
x4 ports (total of sixteen x4 ports)
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to 64 GBps (512 Gbps) of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Standards and Compatibility
PCI Express Base Specification 2.0 compliant
Implements the following optional PCI Express features
• Advanced Error Reporting (AER) on all ports
• End-to-End CRC (ECRC)
• Access Control Services (ACS)
• Power Budgeting Enhanced Capability
• Device Serial Number Enhanced Capability
• Sub-System ID and Sub-System Vendor ID Capability
• Internal Error Reporting ECN
• Multicast ECN
• VGA and ISA enable
• L0s and L1 ASPM
• ARI ECN
Compatible with IDT 89HPES64H16 PCIe Gen1 switch
Port Configurability
x4 and x8 ports
• Ability to merge adjacent x4 ports to create a x8 port
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Autonomous and software managed link width and speed
control
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 57
2011 Integrated Device Technology, Inc.
November 28, 2011

89H64H16G2ZCBLG Related Products

89H64H16G2ZCBLG
Description pci interface IC pciE gen2 switch
Manufacture IDT (Integrated Device Technology)
Product Category PCI Interface IC
RoHS Yes
Type Switch - PCIe
Maximum Clock Frequency 125 MHz
Number of Lanes 64 Lane
Number of Ports 16 P
Operating Supply Voltage 1 V, 2.5 V, 3.3 V
Maximum Operating Temperature + 70 C
Mounting Style SMD/SMT
Package / Case FCBGA-1156
Maximum Data Rate 512 Gbps
Minimum Operating Temperature 0 C
Packaging Tray
Factory Pack Quantity 24
Versi Gen2
Are Agilent's signaling analyzers generally cheaper?
Which brother has worked on a communication instrumentation project? How much can a Taitai signaling analyzer (code + hardware already debugged) be sold for?...
stpan Embedded System
Verilog Basics 2
Verilog Basics Key Points: The value assignment method in the tb module depends on the logic method in the logic function. If it is combinational logic, use blocking assignment. If it is sequential lo...
一纸玫瑰 FPGA/CPLD
Yulong's machine,, coolpad n900 has a frustrating problem
After restarting the phone, I run the program, and it runs very slowly. The slowness is not the most frustrating thing for me. The most frustrating thing is that it is sometimes fast and sometimes slo...
wotu0 Embedded System
Water level measurement voice alarm device
[i=s]This post was last edited by tinnu on 2019-6-23 23:39[/i]1. Introduction The development of the water level measurement voice alarm device is based on the GigaDevice GD32E231C-START evaluation bo...
tinnu GD32 MCU
Common delay and interrupt problems and solutions for various microcontrollers
Delay and interrupt errors are common problems encountered by MCU novices in the process of MCU development and application. This article summarizes the common delay and interrupt problems and solutio...
火辣西米秀 Microcontroller MCU
AD18, punch holes on the top rectangular pad and dig semicircular holes on the upper edge, use board cutout, or put a via,
Make a stamp chain pad with through holes, There is a board cutout, mechanical1 draws a circle, or directly puts a via or through-hole pad on it?...
oyhprince PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 513  870  1630  1544  1639  11  18  33  32  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号