EEWORLDEEWORLDEEWORLD

Part Number

Search

873991AY-147LF

Description
clock generators & support products 13 lvpecl out clock generator
Categorysemiconductor    Other integrated circuit (IC)   
File Size322KB,20 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Environmental Compliance  
Download Datasheet Parametric View All

873991AY-147LF Online Shopping

Suppliers Part Number Price MOQ In stock  
873991AY-147LF - - View Buy Now

873991AY-147LF Overview

clock generators & support products 13 lvpecl out clock generator

873991AY-147LF Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryClock Generators & Support Products
RoHSYes
Package / CaseTQFP-52
PackagingTray
Factory Pack Quantity160
Low Voltage, LVCMOS/LVPECL-to-LVPECL/ECL
Clock Generator
G
ENERAL
D
ESCRIPTION
The 873991-147 is a low voltage, low skew, 3.3V LVPECL or ECL
Clock Generator and a member of the family of High Performance
Clock Solutions from IDT. The 873991-147 has two selectable clock
inputs. The CLK, nCLK pair can accept LVPECL, LVDS, LVHSTL,
SSTL and HCSL input levels and, the REF_CLK pin can accept a
LVCMOS or LVTTL input levels. This device has a fully integrated
PLL along with frequency configurable outputs. An external feedback
input and output regenerates clocks with “zero delay”.
The four independent banks of outputs each have their own output
dividers, which allow the device to generate a multitude of differ-
ent bank frequency ratios and output-to-input frequency ratios.
The output frequency range is 25MHz to 480MHz and the input
frequency range is 6.25MHz to 120MHz. The PLL_EN input can
be used to bypass the PLL for test and system debug purposes.
In bypass mode, the input clock is routed around the PLL and into
the internal output dividers.
The 873991-147 also has a SYNC output which can be used for
system synchronization purposes. It monitors Bank A and Bank
C outputs for coincident rising edges and signals a pulse per the
timing diagrams in this data sheet. This feature is used primarily
in applications where Bank A and Bank C are running at different
frequencies, and is particularly useful when they are running at
non-integer multiples of each other.
Example Applications:
1. Line Card Multiplier: Multiply 19.44MHz from a back-plane
to 77.76MHz on the line card ASIC and Serdes.
2. Zero Delay Buffer: Fan out up to thirteen 100MHz copies
from a reference clock to multiple processing units on an
embedded system.
843N001I
DATASHEET
F
EATURES
Fourteen differential 3.3V LVPECL/ECL outputs
Selectable differential or REF_CLK inputs
CLK, nCLK can accept the following input levels:
LVPECL, LVDS, LVHSTL, SSTL, HCSL
REF_CLK accepts the following input levels: LVCMOS, LVTTL
Input clock frequency range: 6.25MHz to 120MHz
Maximum output frequency: 480MHz
VCO range: 200MHz to 960MHz
Output skew: 250ps (maximum), outputs at the same frequency
Cycle-to-cycle jitter: 55ps (maximum)
LVPECL mode operating voltage supply range:
V
CC
= 3.135V to 3.465V, V
EE
= 0V
ECL mode operating voltage supply range:
V
CC
= 0V, V
EE
= -3.465V to -3.135V
0°C to 50°C ambient operating temperature
Available in lead-free (RoHS 6) package
Use replacement part 873996AYLF
P
IN
A
SSIGNMENT
873991-147 REVISION B 8/25/15
1
©2015 Integrated Device Technology, Inc.
S7-200 is about to be discontinued
I heard that S7-200 is about to be discontinued....
eeleader Industrial Control Electronics
Address problem in WinCE
What is the specific relationship between physical address, logical address and virtual address in WinCE? I hope to get a detailed answer: When performing DMA operation, you need to apply for a contin...
xushangjin Embedded System
Effects of Excitation Current Mismatch in RTD Measurement Systems
Author: Collin Wells, applications engineer, TI Precision Linear Products Group Ryan Andrews, applications engineer, TI Precision Delta-Sigma ADC Group This article provides an analysis of an example ...
maylove Analogue and Mixed Signal
launchpad happy learning season
Today I took the MSP Challenge Level (Intermediate) test. Luckily, I got 68 points, which is a symbolic pass. I don't know what the difficulty of the Advanced Level is:hug: :hug: :hug:...
shelion Microcontroller MCU
Selling Zedboard Zynq7020 development board
[i=s]This post was last edited by fjjjnk1234 on 2020-10-18 11:30[/i]Zedboard development board, compatible with the official Zedboard Chip model: Zynq-7020-CLG 484-2I Condition: 95% new or above Acces...
fjjjnk1234 Buy&Sell
Brief Analysis of Distributed Antenna System
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:59[/i] Distributed Antenna System (DAS) is a network of multiple antennas distributed within a building specifically for providing wire...
dtcxn Mobile and portable

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2562  2255  1405  2885  1035  52  46  29  59  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号