EEWORLDEEWORLDEEWORLD

Part Number

Search

72V845L20PF

Description
fifo 3.3V 2kx18 sync fifo
Categorysemiconductor    Other integrated circuit (IC)   
File Size210KB,26 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

72V845L20PF Online Shopping

Suppliers Part Number Price MOQ In stock  
72V845L20PF - - View Buy Now

72V845L20PF Overview

fifo 3.3V 2kx18 sync fifo

72V845L20PF Parametric

Parameter NameAttribute value
ManufactureIDT (Integrated Device Technology)
Product CategoryFIFO
RoHSN
Supply Voltage - Max3.6 V
Supply Voltage - Mi3 V
Package / CaseTQFP-128
PackagingTube
Factory Pack Quantity72
3.3 VOLT CMOS DUAL SyncFIFO™
DUAL 256 x 18, DUAL 512 x 18,
DUAL 1,024 x 18, DUAL 2,048 x 18
and DUAL 4,096 x 18
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
IDT72V805
IDT72V815
IDT72V825
IDT72V835
IDT72V845
FEATURES:
The IDT72V805 is equivalent to two IDT72V205 256 x 18 FIFOs
The IDT72V815 is equivalent to two IDT72V215 512 x 18 FIFOs
The IDT72V825 is equivalent to two IDT72V225 1,024 x 18 FIFOs
The IDT72V835 is equivalent to two IDT72V235 2,048 x 18 FIFOs
The IDT72V845 is equivalent to two IDT72V245 4,096 x 18 FIFOs
Offers optimal combination of large capacity (8K), high speed,
design flexibility, and small footprint
Ideal for the following applications:
– Network switching
– Two level prioritization of parallel data
– Bidirectional data transfer
– Bus-matching between 18-bit and 36-bit data paths
– Width expansion to 36-bit per package
– Depth expansion to 8,192 words per package
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full Flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedance state
High-performance submicron CMOS technology
Available in a 128-pin thin quad flatpack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
The IDT72V805/72V815/72V825/72V835/72V845 are dual 18-bit-wide
synchronous (clocked) First-in, First-out (FIFO) memories designed to run
off a 3.3V supply for exceptionally low power consumption. One dual
IDT72V805/72V815/72V825/72V835/72V845 device is functionally equiva-
lent to two IDT72V205/72V215/72V225/72V235/72V245 FIFOs in a single
package with all associated control, data, and flag lines assigned to
independent pins. These devices are very high-speed, low-power First-In,
FUNCTIONAL BLOCK DIAGRAM
FFA/IRA
WCLKA
WENA
HFA/(WXOA)
PAEA
EFA/
ORA
WCLKB
WENB
PAFA
DA
0
-DA
17
LDA
DB0-DB17
LDB
INPUT
REGISTER
OFFSET
REGISTER
INPUT
REGISTER
OFFSET
REGISTER
FFB/IRB
PAFB
EFB/ORB
PAEB
HFB/(WXOB)
WRITE
CONTROL
LOGIC
WRITE
POINTER
FLA
WXIA
(HFA)/WXOA
RXIA
RXOA
RSA
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
2,048 x 18
4,096 x 18
FLAG
LOGIC
WRITE
CONTROL
LOGIC
READ
POINTER
READ
CONTROL
LOGIC
WRITE
POINTER
RAM
ARRAY
256 x 18
512 x 18
1,024 x 18
2,048 x 18
4,096 x 18
FLAG
LOGIC
READ
POINTER
READ
CONTROL
LOGIC
EXPANSION
LOGIC
OUTPUT
REGISTER
EXPANSION
LOGIC
OUTPUT
REGISTER
RESET
LOGIC
RESET
LOGIC
OEA
QA
0
-QA
17
RCLKA
RENA
RSB
RXOB
RXIB
(HFB)/WXOB
WXIB
FLB
OEB
QB
0
-QB
17
RCLKB
RENB
4295 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MARCH 2018
DSC-4295/7
Who will use CS42L52?
There is a CS42L52 on the development board. The board is not equipped with the development program of this chip. I wrote it myself. I2C can access the chip normally, but there is no sound when I2S se...
0nline MCU
A well-known domestic IC design company is urgently hiring a SOC Verification Engineer!!! Work location: Shanghai
[i=s]This post was last edited by wswjm777 on 2015-7-9 15:55[/i] Dear All, A well-known domestic IC design company is urgently hiring a SOC Verification Engineer!!! Work location: Shanghai, welcome to...
wswjm777 Recruitment
Acceleration sensor measurement circuit
Acceleration sensor measurement circuit...
tonytong Sensor
Based on SPI dual DSP communication
Both the master and slave use interrupt mode to send and receive. The debugging was successful with two old DSPs. Later, two new DSPs were used. The schematics and PCBs of the new DSP boards are exact...
successjiang DSP and ARM Processors
Hello everyone, I have a basic question: FILE *fp;
#define CONFIGUATION_TEXT "&Clientport=%dbaud=%d" char *pData= (char*)malloc(sizeof(char)*2048); sprintf(pData,CONFIGUATION_TEXT,m_port,m_baud); char *p = pData; FILE *fp; if((fp=fopen(Path,"w"))==NUL...
冰人 Embedded System
STM32F769 transplant STemWin (record)
[i=s]This post was last edited by ihalin on 2016-12-19 14:26[/i] I finished my English test yesterday and I’m tired :Cry: I’ve been looking at DSI for a few days but I’m still not very clear about it,...
ihalin stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2341  1280  506  2182  2858  48  26  11  44  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号