EEWORLDEEWORLDEEWORLD

Part Number

Search

530UA1255M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1255MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530UA1255M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1255MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530UA1255M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1255 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Embedded: These three elements of C language should be used well
As an embedded engineer, how can you write efficient and clear C language programs? Use C language thinking to construct the program structure · Have a good foundation in C language algorithms to impl...
可乐zzZ Programming Basics
180V high power step-down
[b][color=#5E7384]This content is originally created by EEWORLD forum user [size=3]mk0007[/size]. If you need to reprint or use it for commercial purposes, you must obtain the author's consent and ind...
mk0007 Medical Electronics
Urgently hiring a senior engineer for embedded Linux development
Beijing Aidizhiruan Information Technology Co., Ltd. is urgently hiring a senior engineer for embedded Linux development. Work method: full-time. Work location: Beijing Shangdi Science and Technology ...
tiedollars Linux and Android
Touch screen calibration/hive registry permanent storage problem (1)
I am using au1200 cpu. My hardware has no network. I start it by burning the bootloader into nor flash and putting the kernel into the sd card. I am debugging the touch screen. The touch screen driver...
skyairllly Embedded System
Vllink lite hardware design information
[i=s]This post was last edited by le062 on 2018-11-5 05:53[/i] The Vllink lite hardware made with GD32F350 is very simple: [list=1] [*]One SPI to implement SWD timing[*]Two SPI master-slave cooperatio...
le062 GD32 MCU
On procedural issues
CapResult_H=0x0B; //*Data; //AD7747_Conversion_Result[1]; Data++; CapResult_M=0x70; //*Data; //AD7747_Conversion_Result[2]; Data++; ]; UartTX_Send_Byte(CapResult_H); UartTX_Send_Byte(CapResult_M); Uar...
小兵小将 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1756  639  1894  182  2863  36  13  39  4  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号