EEWORLDEEWORLDEEWORLD

Part Number

Search

TL16C554AIPNR

Description
Quad UART with 16-Byte FIFOs 80-LQFP -40 to 85
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1023KB,49 Pages
ManufacturerCinch Connectivity Solutions
Environmental Compliance
Download Datasheet Parametric View All

TL16C554AIPNR Online Shopping

Suppliers Part Number Price MOQ In stock  
TL16C554AIPNR - - View Buy Now

TL16C554AIPNR Overview

Quad UART with 16-Byte FIFOs 80-LQFP -40 to 85

TL16C554AIPNR Parametric

Parameter NameAttribute value
Brand NameTexas Instruments
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeQFP
package instructionLFQFP, QFP80,.55SQ,20
Contacts80
Reach Compliance Codecompliant
Factory Lead Time12 weeks
Is SamacsysN
Other featuresALSO OPERATES AT 5 V SUPPLY
Address bus width3
boundary scanNO
maximum clock frequency16 MHz
letter of agreementASYNC, BIT
Data encoding/decoding methodsNRZ
Maximum data transfer rate0.125 MBps
External data bus width8
JESD-30 codeS-PQFP-G80
JESD-609 codee4
length12 mm
low power modeNO
Humidity sensitivity level3
Number of serial I/Os4
Number of terminals80
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP80,.55SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply3.3/5 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum slew rate50 mA
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width12 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, SERIAL
Base Number Matches1
TL16C554A, TL16C554AI
ASYNCHRONOUS-COMMUNICATIONS ELEMENT
SLLS509E − AUGUST 2001 − REVISED JUNE 2010
D
Integrated Asynchronous-Communications
D
D
D
Element
Consists of Four Improved TL16C550C
ACEs Plus Steering Logic
In FIFO Mode, Each ACE Transmitter and
Receiver Is Buffered With 16-Byte FIFO to
Reduce the Number of Interrupts to CPU
In TL16C450 Mode, Hold and Shift
Registers Eliminate Need for Precise
Synchronization Between the CPU and
Serial Data
Up to 16-MHz Clock Rate for up to 1-Mbaud
Operation with V
CC
= 3.3 V and 5 V
Programmable Baud-Rate Generators
Which Allow Division of Any Input
Reference Clock by 1 to (2
16
−1) and
Generate an Internal 16
×
Clock
Adds or Deletes Standard Asynchronous
Communication Bits (Start, Stop, and
Parity) to or From the Serial-Data Stream
Independently Controlled Transmit,
Receive, Line Status, and Data Set
Interrupts
5-V and 3.3-V Operation
D
Fully Programmable Serial Interface
Characteristics:
− 5-, 6-, 7-, or 8-Bit Characters
− Even-, Odd-, or No-Parity Bit
− 1-, 1 1/2-, or 2-Stop Bit Generation
− Baud Generation (DC to 1-Mbit Per
Second)
False Start Bit Detection
Complete Status Reporting Capabilities
Line Break Generation and Detection
Internal Diagnostic Capabilities:
− Loopback Controls for Communications
Link Fault Isolation
− Break, Parity, Overrun, Framing Error
Simulation
Fully Prioritized Interrupt System Controls
Modem Control Functions (CTS, RTS, DSR,
DTR, RI, and DCD)
3-State Outputs Provide TTL Drive
Capabilities for Bidirectional Data Bus and
Control Bus
Programmable Auto-RTS and Auto-CTS
CTS Controls Transmitter in Auto-CTS
Mode,
RCV FIFO Contents and Threshold Control
RTS in Auto-RTS Mode,
D
D
D
D
D
D
D
D
D
D
D
D
D
D
D
description
The TL16C554A is an enhanced quadruple version of the TL16C550C asynchronous-communications element
(ACE). Each channel performs serial-to-parallel conversion on data characters received from peripheral
devices or modems and parallel-to-serial conversion on data characters transmitted by the CPU. The complete
status of each channel of the quadruple ACE can be read by the CPU at any time during operation. The
information obtained includes the type and condition of the operation performed and any error conditions
encountered.
The TL16C554A quadruple ACE can be placed in an alternate FIFO mode, which activates the internal FIFOs
to allow 16 bytes (plus three bits of error data per byte in the receiver FIFO) to be stored in both receive and
transmit modes. In the FIFO mode of operation, there is a selectable autoflow control feature that can
significantly reduce software overhead and increase system efficiency by automatically controlling serial-data
flow using RTS output and CTS input signals. All logic is on the chip to minimize system overhead and maximize
system efficiency. Two terminal functions allow signaling of direct-memory access (DMA) transfers. Each ACE
includes a programmable baud-rate generator that can divide the timing reference clock input by a divisor
between 1 and 2
16
−1.
The TL16C554A is available in a 68-pin plastic-leaded chip-carrier (PLCC) FN package, 64-pin plastic quad
flatpack (PQFP) PM package and in an 80-pin (TQFP) PN package.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright
©
2010, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 356  1117  635  2239  300  8  23  13  46  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号