EEWORLDEEWORLDEEWORLD

Part Number

Search

530KA77M0000DGR

Description
CMOS/TTL Output Clock Oscillator, 77MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530KA77M0000DGR Overview

CMOS/TTL Output Clock Oscillator, 77MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KA77M0000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency77 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Popularize the basic knowledge of MSP430 software usage and hardware
:) Everyone is welcome to communicate and learn together!:)...
yangxiandao Microcontroller MCU
Compilation of TQ3358 Linux CAN test program
The company's TQ3358 development board supports CAN communication function, and recently many friends have mentioned the problem of compiling the source code of the CAN test program canutils. Now rele...
小小宇宙 ARM Technology
A novice hits a wall when debugging busybox-1.15.2 ==!
bootloader: u-boot-1.1.4 root fs:busybox-1.15.2 kernel:2.6.25 Kernel command line: root=/dev/ram0 rw mem=128M@0x60000000 console=ttySAC0,115200n8n initrd=0x62000000,24M init= /linuxrc print informatio...
why_q Embedded System
Altera socfpga NEON instruction acceleration test succeeded (with source code)
[i=s] This post was last edited by yupc123 on 2016-8-15 16:51 [/i] 10000 floating point data accumulation and test, the result is as follows:The source code is as follows: #include "NE10.h" #include #...
yupc123 FPGA/CPLD
SEED-DIM3517 trial list confirmed
After the review by Hezhongda engineers, the following netizens have been granted a 2-month trial period: wangqy, rivita, paulhyde. We look forward to your completing the project and sharing your expe...
EEWORLD社区 ARM Technology
Let's talk about how to view the truth table in the quartus schematic
How to check the truth table in the quartus schematic?I searched on Baidu and found that it didn't work. Here is what Baidu said:I use the software of QuartusII v9.1. In help, select "message"-"index"...
zhaoqibinpp FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 707  2129  357  128  2848  15  43  8  3  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号