EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1362C-166BZI

Description
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
File Size519KB,31 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1362C-166BZI Overview

9-Mbit (256K x 36/512K x 18) Pipelined SRAM

CY7C1360C
CY7C1362C
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
Features
Supports bus operation up to 250 MHz
Available speed grades are 250, 200, and 166 MHz
Registered inputs and outputs for pipelined operation
3.3V core power supply (V
DD
)
2.5V/3.3V I/O operation (V
DDQ
)
Fast clock-to-output times
— 2.8 ns (for 250-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Single Cycle Chip Deselect
Functional Description
[1]
The CY7C1360C/CY7C1362C SRAM integrates 256K x 36
and 512K x 18 SRAM cells with advanced synchronous
peripheral circuitry and a two-bit counter for internal burst
operation. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered Clock Input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining Chip Enable (CE
1
), depth-expansion Chip
Enables (CE
2
and CE
3[2]
), Burst Control inputs (ADSC, ADSP,
and ADV), Write Enables (BW
X
, and BWE), and Global Write
(GW). Asynchronous inputs include the Output Enable (OE)
and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two or four bytes wide as
controlled by the Byte Write control inputs. GW when active
LOW causes all bytes to be written.
The CY7C1360C/CY7C1362C operates from a +3.3V core
power supply while all outputs may operate with either a +2.5
or +3.3V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
• Available in lead-free 100-Pin TQFP package, lead-free
and non lead-free 119-Ball BGA package and 165-Ball
FBGA package
• TQFP Available with 3-Chip Enable and 2-Chip Enable
• IEEE 1149.1 JTAG-Compatible Boundary Scan
Logic Block Diagram – CY7C1362C (512K x 18)
A0, A1, A
MODE
ADV
CLK
ADDRESS
REGISTER
2
A[1:0]
BURST Q1
COUNTER AND
LOGIC
CLR
Q0
ADSC
ADSP
DQ
B,
DQP
B
WRITE REGISTER
DQ
B,
DQP
B
WRITE DRIVER
MEMORY
ARRAY
BW
A
BWE
GW
CE
1
CE2
CE3
OE
ENABLE
REGISTER
DQ
A,
DQP
A
WRITE REGISTER
DQ
A,
DQP
A
WRITE DRIVER
SENSE
AMPS
BW
B
OUTPUT
REGISTERS
OUTPUT
BUFFERS
E
DQs
DQP
A
DQP
B
PIPELINED
ENABLE
INPUT
REGISTERS
ZZ
SLEEP
CONTROL
Notes:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3
is for A version of TQFP (3 Chip Enable option) and 165 FBGA package only. 119 BGA is offered only in 2 Chip Enable.
Cypress Semiconductor Corporation
Document #: 38-05540 Rev. *H
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 14, 2006
CYPRESS demo board protection circuit
[i=s]This post was last edited by HITZHANGT on 2016-6-30 15:40[/i] I got a demo board from CYPRESS yesterday. There is a protection circuit that I find very interesting. Can you help me figure out how...
HITZHANGT Analog electronics
FPGA implementation of PCIe bus DMA design.pdf
FPGA implementation of PCIe bus DMA design.pdf...
zxopenljx FPGA/CPLD
DM648 FVID_exchange failed
[font=微软雅黑]This is the case. I designed the DM648 image processing system myself. The codec solution is TVP5150*2 and SAA7121. The driver of the codec chip is modified based on the original DM642 supp...
xiaomianzhou DSP and ARM Processors
Maxim Wireless/RF Power Amplifier Selection Guide
This article summarizes Maxim's radio frequency (RF) power amplifiers (PAs) for cellular, PCS, 802.11b, cordless phones, and Bluetooth applications. A comparison table of operating voltage, supply cur...
JasonYoo RF/Wirelessly
I want to ask about the display style of the code file when I open the ZigBee program with IAR and select different configurations in the Workspace.
I want to ask how to open the ZigBee program with IAR. In the Workspace, when I select different configurations, the code file display style is different, as shown in the figure below. How is this don...
coyote803 RF/Wirelessly
[TI recommended course] #SimpleLink?Wi-Fi?CC3120 project introduction#
//training.eeworld.com.cn/TI/show/course/5000...
sylar^z TI Technology Forum

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1125  2171  2193  2045  2306  23  44  45  42  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号