EEWORLDEEWORLDEEWORLD

Part Number

Search

8N4S272BC-2148CD8

Description
LVDS Output Clock Oscillator
CategoryPassive components    oscillator   
File Size599KB,18 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

8N4S272BC-2148CD8 Overview

LVDS Output Clock Oscillator

8N4S272BC-2148CD8 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid1308558157
Reach Compliance Codecompliant
Other featuresENABLE/DISABLE FUNCTION; DIFFERENTIAL OUTPUT; TR
maximum descent time0.45 ns
Frequency Adjustment - MechanicalNO
frequency stability100%
Installation featuresSURFACE MOUNT
Nominal operating frequency231.25 MHz
Maximum operating temperature70 °C
Minimum operating temperature
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.55mm
longest rise time0.45 ns
Maximum supply voltage2.625 V
Minimum supply voltage2.375 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry53/47 %
LVDS Frequency-Programmable
Crystal Oscillator
IDT8N4S272
DATA SHEET
General Description
The IDT8N4S272 is a Factory Frequency-Programmable Crystal
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock
®
NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm
x 1.55mm package.
The device can be factory programmed to any in the range from
15.476MHz to 866.67MHz and from 975MHz to 1,300MHz and
supports a very high degree of frequency precision of 218Hz or
better. The extended temperature range supports wireless
infrastructure, telecommunication and networking end equipment
requirements.
Features
Fourth generation FemtoClock
®
NG technology
Factory-programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Frequency programming resolution is 218Hz and better
One 2.5V, 3.3V LVDS clock output
Output enable control (positive polarity), LVCMOS/LVTTL
compatible
RMS phase jitter @ 231.25MHz (12kHz - 20MHz):
0.48ps (typical), integer PLL feedback configuration
RMS phase jitter @ 231.25MHz (1kHz - 40MHz):
0.50ps (typical), integer PLL feedback configuration
2.5V or 3.3V supply
-40°C to 85°C ambient operating temperature
Available in a lead-free (RoHS 6) 6-pin ceramic package
Block Diagram
PFD
&
LPF
FemtoClock
®
NG
VCO
1950-2600MHz
Pin Assignment
DNU 1
6 V
DD
5 nQ
4 Q
OSC
f
XTAL
2
÷P
÷N
Q
nQ
nOE 2
GND 3
÷MINT,
MFRAC
25
Configuration Register (ROM)
nOE
Pulldown
7
IDT8N4S272
6-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4S272CCD
REVISION A OCTOBER 3, 2012
1
©2012 Integrated Device Technology, Inc.
Showing the process of WEBENCH design + reverse amplifier design
Select the reverse amplifier design in WEBENCH, and you can design the reverse amplifier.Click Next and enter the design parameters.Click Recommended Devices, and WEBENCH will list all devices that me...
闲云潭影 Analogue and Mixed Signal
3 in 1stm32usb_IAP
1. Unzip 3in1_stm32.rar. 2. Install DfuSe_Demo_V2.2.1_Setup.exe. 3. Open G:3in1_stm32STM32_USB-DfuFs-Device_UpgradeProjectusb_Device_Firmware_UpgradeRVMDKdfu.uv2 to compile the program, and use stlink...
cibgbvb stm32/stm8
Xiaomi, OnePlus, and Nokia are the top selling mobile phones on JD.com during the 618 shopping festival
[p=null, 2, left][font=微软雅黑][color=#000000] [/color][/font][/p][color=#000] [/color] [color=#000] [/color]...
stm32f103vct6 Talking
Simple dsp code, who can teach me
//Initialize EVA timer 1 EvaRegs.T1PR=0xFFFF; //Timer 1 period EvaRegs.T1CMPR=0x3c00; //Timer 1 comparator EvaRegs.T1CNT=0x0000; //Timer 1 counter //TMODE=continuous up/down counting, timer use, compa...
bing Embedded System
2009 National Undergraduate Electronic Design Competition Implementation Process Description.doc
[i=s] This post was last edited by paulhyde on 2014-9-15 08:57 [/i] 2009 National Undergraduate Electronic Design Competition Implementation Process Description.doc...
ahshan Electronics Design Contest
Why is the time not being read out at 1302? Can any elder brother give me some advice?
#include #include #define uchar unsigned char #define uint unsigned int //Bit selection #define we_set PORTA|=BIT(0)// #define we_clr PORTA=~BIT(0)// #define du_set PORTA|=BIT(1)/ / #define du_clr POR...
wanghongfaxue Microchip MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 372  2842  528  2675  2735  8  58  11  54  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号