EEWORLDEEWORLDEEWORLD

Part Number

Search

RD48F3P0ZT00

Description
8M X 16 FLASH 1.8V PROM, 85 ns, PDSO56
Categorystorage   
File Size1MB,102 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet Parametric View All

RD48F3P0ZT00 Overview

8M X 16 FLASH 1.8V PROM, 85 ns, PDSO56

RD48F3P0ZT00 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals56
Minimum operating temperature-40 Cel
Maximum operating temperature85 Cel
Rated supply voltage1.8 V
Minimum supply/operating voltage1.7 V
Maximum supply/operating voltage2 V
Processing package description14 X 20 MM, LEAD FREE, TSOP-56
each_compliYes
EU RoHS regulationsYes
stateTransferred
ypeNOR TYPE
sub_categoryFlash Memories
ccess_time_max85 ns
boot_blockBOTTOM
command_user_interfaceYES
common_flash_interfaceYES
data_pollingNO
jesd_30_codeR-PDSO-G56
jesd_609_codee3
storage density1.34E8 bi
Memory IC typeFLASH
moisture_sensitivity_levelNOT SPECIFIED
umber_of_sectors_size4,127
Number of digits8.39E6 words
Number of digits8M
operating modeASYNCHRONOUS
organize8MX16
Packaging MaterialsPLASTIC/EPOXY
ckage_codeTSSOP
ckage_equivalence_codeTSSOP56,.8,20
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
ge_size__words_4
serial parallelPARALLEL
eak_reflow_temperature__cel_260
wer_supplies__v_1.8,1.8/3.3
gramming_voltage__v_1.8
qualification_statusCOMMERCIAL
seated_height_max1.2 mm
sector_size__words_16K,64K
standby_current_max5.00E-6 Am
Maximum supply voltage0.0510 Am
surface mountYES
CraftsmanshipCMOS
Temperature levelINDUSTRIAL
terminal coatingMATTE TIN
Terminal formGULL WING
Terminal spacing0.5000 mm
Terminal locationDUAL
ime_peak_reflow_temperature_max__s_40
ggle_biNO
length18.4 mm
width14 mm
dditional_featureSYNCHRONOUS BURST MODE OPERATION ALSO POSSIBLE
Intel StrataFlash
®
Embedded Memory
(P30)
1-Gbit P30 Family
Datasheet
Product Features
Security
— 85/88 ns initial access
— One-Time Programmable Registers:
• 64 unique factory device identifier bits
— 40 MHz with zero wait states, 20 ns clock-to-
• 64 user-programmable OTP bits
data output synchronous-burst read mode
• Additional 2048 user-programmable OTP bits
— 25 ns asynchronous-page read mode
— Selectable OTP Space in Main Array:
— 4-, 8-, 16-, and continuous-word burst mode
• 4x32KB parameter blocks + 3x128KB main
— Buffered Enhanced Factory Programming
blocks (top or bottom configuration)
(BEFP) at 5 µs/byte (Typ)
— Absolute write protection: V
PP
= V
SS
— 1.8 V buffered programming at 7 µs/byte (Typ)
— Power-transition erase/program lockout
Architecture
— Individual zero-latency block locking
— Multi-Level Cell Technology: Highest Density
— Individual block lock-down
at Lowest Cost
Software
— Asymmetrically-blocked architecture
— 20 µs (Typ) program suspend
— Four 32-KByte parameter blocks: top or
— 20 µs (Typ) erase suspend
bottom configuration
— Intel
®
Flash Data Integrator optimized
— 128-KByte main blocks
— Basic Command Set and Extended Command
Voltage and Power
Set compatible
— V
CC
(core) voltage: 1.7 V – 2.0 V
— Common Flash Interface capable
— V
CCQ
(I/O) voltage: 1.7 V – 3.6 V
Density and Packaging
— Standby current: 55 µA (Typ) for 256-Mbit
— 64/128/256-Mbit densities in 56-Lead TSOP
— 4-Word synchronous read current:
package
13 mA (Typ) at 40 MHz
— 64/128/256/512-Mbit densities in 64-Ball
Quality and Reliability
Intel
®
Easy BGA package
— Operating temperature: –40 °C to +85 °C
• 1-Gbit in SCSP is –30 °C to +85 °C
— 64/128/256/512-Mbit and 1-Gbit densities in
Intel
®
QUAD+ SCSP
— Minimum 100,000 erase cycles per block
— 16-bit wide data bus
— ETOX™ VIII process technology (130 nm)
High performance
The Intel StrataFlash
®
Embedded Memory (P30) product is the latest generation of Intel
StrataFlash
®
memory devices. Offered in 64-Mbit up through 1-Gbit densities, the P30 device
brings reliable, two-bit-per-cell storage technology to the embedded flash market segment.
Benefits include more density in less space, high-speed interface, lowest cost-per-bit NOR
device, and support for code and data storage. Features include high-performance synchronous-
burst read mode, fast asynchronous access times, low power, flexible security options, and three
industry standard package choices.
The P30 product family is manufactured using Intel
®
130 nm ETOX™ VIII process technology.
Order Number: 306666, Revision: 001
April 2005
[Challenging SATA RAID Driver] Is there any expert who is familiar with Intel RAIDAHCI Software - How is Intel Matrix Storage Manager implemented?
Question: (1) Where can I find authoritative Raid information? For example, Intel RAID implementation and code, etc. (2) RAID code documentation under Linux, etc. (3) ASUS has launched RAID drivers an...
lvyiyong Embedded System
2010 Guangxi College Student Electronic Design Competition List
[i=s] This post was last edited by paulhyde on 2014-9-15 09:48 [/i] 1. Basic instrument list 20MHz ordinary oscilloscope (dual channel, external trigger input, with X-axis input, optional with Z-axis ...
huangxiao0801 Electronics Design Contest
Does the connection between Cyclone IV FPGA and CAN controller SJA1000 require a level conversion chip?
FPGA's IO is powered by 3.3V, SJA1000 is powered by 5V...
shen19891209 FPGA/CPLD
Xu Jinglei's blog ranks first in the world
Character InformationName: Xu Jinglei Gender: FemaleDate of Birth: 1974.04.16 English name:Zodiac sign: Aries Blood type: OHobbies: music, leisure, sports Height: 168 cmCountry of Citizenship: Birthpl...
gaoyanmei Talking
How to design a delay device using VHDL
The input is some randomly generated signals, and all these input signals are required to be output sequentially after a delay of 100 clock cycles. How should this be designed ? The order of the input...
eeleader-mcu FPGA/CPLD
Notes on posting in this forum
[i=s]This post was last edited by paulhyde on 2014-9-15 09:52[/i] When discussing graduation project issues in this forum, please state the content of the design and the general software concept. If y...
zhangf1982 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 779  2804  1098  729  1788  16  57  23  15  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号