EEWORLDEEWORLDEEWORLD

Part Number

Search

XCTA2312670BC

Description
RES NET,THIN FILM,26.7 OHMS,100WV,.2% +/-TOL,-100,100PPM TC,0303 CASE
CategoryPassive components    The resistor   
File Size107KB,3 Pages
ManufacturerVishay
Websitehttp://www.vishay.com
Environmental Compliance  
Download Datasheet Parametric View All

XCTA2312670BC Overview

RES NET,THIN FILM,26.7 OHMS,100WV,.2% +/-TOL,-100,100PPM TC,0303 CASE

XCTA2312670BC Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Objectid1178370941
package instructionSMT, 0303
Reach Compliance Codeunknown
ECCN codeEAR99
structureChip
Manufacturer's serial numberCTA
Network TypeCenter Tap
Number of terminals6
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package height0.254 mm
Package length0.762 mm
Package formSMT
Package width0.762 mm
method of packingTray
Rated power dissipation(P)0.125 W
resistance26.7 Ω
Resistor typeARRAY/NETWORK RESISTOR
seriesCTA
size code0303
Temperature Coefficient100 ppm/°C
Tolerance0.2%
Operating Voltage100 V
CTA
Vishay Electro-Films
Thin Film, Center-Tapped Resistor
CHIP
RESISTORS
FEATURES
Wire bondable
Product may not
be to scale
Center tap feature
Tight ratio tolerances to: ± 0.1 %
Chip size: 0.030 inches square
Resistance range total: 25
Ω
to 35 kΩ
Alumina substrate, low shunt capacitance: < 0.2 pF
Resistor material nichrome
Excellent stability: ± 0.025 % maximum
ΔR/R
The CTA series resistor chips combine the best tolerances,
stability and low shunt capacitance. The CTA offers the
designer flexibility in use as either a single value resistor or
as two resistors with a center tap feature. The CTAs six
bonding pads allows the user increased layout flexibility. The
CTAs are manufactured using Vishay Electro-Films (EFI)
sophisticated thin film equipment and manufacturing
technology. The CTAs are 100 % electrically tested and
visually inspected to MIL-STD-883.
APPLICATIONS
The CTA center-tapped resistor chips are used mainly in
feedback circuits of amplifiers where ratio matching, low
shunt capacitance and tracking between two resistors is
critical.
Recommended for hermetic environments where chip is not
exposed to moisture.
For lower values, the resistance of the six bonding-pad
configurations can vary, depending on the method of
measurement used. Vishay EFI measures low-value
resistors by the four-wire Kelvin technique. The measuring
method is illustrated in the diagram to the right.
I
I
I
R
A
R
B
V
V
V
TEMPERATURE COEFFICIENT OF RESISTANCE, VALUES AND TOLERANCES
Tightest Standard Tolerance Available
PROCESS CODE
0.1 %
± 10 ppm/°C
± 25 ppm/°C
± 50 ppm/°C
± 100 ppm/°C
CLASS H*
203
202
200
201
*MIL-PRF-38534 inspection criteria
CLASS K*
233
232
230
231
25
Ω
100
Ω
200
Ω
1 kΩ
20 kΩ
35 kΩ
STANDARD ELECTRICAL SPECIFICATIONS
PARAMETER
TCR Tracking Between Halves (R
A
/R
B)
Center Tap Ratio,
R
A
/R
B
: Tolerance
Noise, MIL-STD-202, Method 308
Moisture Resistance, MIL-STD-202, Method 106, (Passivated only)
Stability, 1000 h, + 125 °C, 62 mW
Operating Temperature Range
Thermal Shock, MIL-STD-202, Method 107, Test Condition F
High Temperature Exposure, + 150 °C, 100 h
Insulation Resistance
Operating Voltage
DC Power Rating at + 70 °C (Derated to Zero at + 150 °C)
5 x Rated Power Short-Time Overload, + 25 °C, 5 s
*10ppm/°C for
R
< 100
www.vishay.com
68
For technical questions, contact: efi@vishay.com
Document Number: 61015
Revision: 12-Mar-08
± 2 ppm/°C*
1 ± 1 % standard
- 35 dB typ.
± 0.5 % max.
ΔR/R
± 0.025 % max.
ΔR/R
- 55 °C to + 125 °C
± 0.1 % max.
ΔR/R
± 0.1 % max.
ΔR/R
10
12
min.
100 V max.
125 mW
± 0.25 % max.
ΔR/R
%
Helper2416-15——Bare Metal Part 7——ARM Working Mode & PSR Introduction & Stack Initialization
[align=center][b][font=楷体, 楷体_GB2312][size=5][color=#ff00ff]Bare Metal Part 7 - ARM Working Mode & PSR Introduction & Stack Initialization[/color][/size][/font][/b][/align] [align=center][color=#ff00]...
yuanlai2010 Embedded System
LM3S3739 SSI initialization call library setting hardware simulation is to enter FaultISR?
LM3S3739 SSI initialization calls the peripheral library to set IO to SSI mode, then enters FaultISR? Software simulation is fine! 1. // PA2 SSI0CLK(SSCK)GPIOPinTypeSSI(GPIO_PORTA_BASE, GPIO_PIN_2); /...
yuchenglin Microcontroller MCU
Is there a communication group for this year's national competition?
There is not much time left for the national competition. How are you preparing?...
18811707971 Electronics Design Contest
I want to know why the universal programmer supports so many chips.
Does anyone have the circuit diagram of the universal programmer and its software description? My email address is linsheng_111@163.com. I am looking for knowledge with high scores. . . . ....
sdsongth Embedded System
Playing with Zynq Serial 42——[ex61] Image Laplacian Sharpening Processing of OV5640 Camera
1 System Overview As shown in the figure, this is the principle block diagram of the entire video acquisition system. At the beginning of power-on, the FPGA needs to initialize the register configurat...
ove学习使我快乐 FPGA/CPLD
TI Reading: Designing an isolated I2C bus interface using digital isolators
[i=s]This post was last edited by dontium on 2015-1-23 13:33[/i] This article first briefly introduces the working principle of the I2C bus, and then introduces how to design an isolated I2C interface...
安_然 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2326  227  2180  1966  1408  47  5  44  40  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号