EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1393BV18-300BZC

Description
18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
File Size475KB,27 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1393BV18-300BZC Overview

18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture

CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
18-Mbit DDR-II SIO SRAM 2-Word
Burst Architecture
Features
• 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
• 300-MHz clock for high bandwidth
• 2-Word burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Synchronous internally self-timed writes
• 1.8V core power supply with HSTL inputs and outputs
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V - V
DD
)
• Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
• Offered in lead-free and non lead-free packages
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1392BV18, CY7C1992BV18, CY7C1393BV18, and
CY7C1394BV18 are 1.8V Synchronous Pipelined SRAMs
equipped with DDR-II SIO (Double Data Rate Separate I/O)
architecture. The DDR-II SIO consists of two separate ports to
access the memory array. The Read port has dedicated Data
outputs and the Write port has dedicated Data inputs to
completely eliminate the need to “turn around’ the data bus
required with common I/O devices. Access to each port is
accomplished using a common address bus. Addresses for
Read and Write are latched on alternate rising edges of the
input (K) clock. Write data is registered on the rising edges of
both K and K. Read data is driven on the rising edges of C and
C if provided, or on the rising edge of K and K if C/C are not
provided. Each address location is associated with two 8-bit
words in the case of CY7C1392BV18, two 9-bit words in the
case of CY7C1992BV18, two 18-bit words in the case of
CY7C1393BV18, and two 36-bit words in the case of
CY7C1394BV18, that burst sequentially into or out of the
device.
Asynchronous inputs include output impedance matching
input (ZQ). Synchronous data outputs are tightly matched to
the two output echo clocks CQ/CQ, eliminating the need for
separately capturing data from each individual DDR-II SIO
SRAM in the system design. Output data clocks (C/C) enable
maximum system clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled
by the K/K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Configuration
CY7C1392BV18 – 2M x 8
CY7C1992BV18 – 2M x 9
CY7C1393BV18 – 1M x18
CY7C1394BV18 – 512K x 36
Selection Guide
300 MHz
Maximum Operating Frequency
Maximum Operating Current
300
600
278 MHz
278
580
250 MHz
250
550
200 MHz
200
500
167 MHz
167
450
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 38-05623 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 27, 2006
[+] Feedback
Help! Serial port programming! AT commands to send Chinese text messages!
The commands I used are as follows AT+CNMI=2,2 returns OK AT+CMGF=0 returns OK AT+CSCS="UCS2" returns OK AT+CMGS="160031003300370032003900300036003000310030" >044F60597D (this stands for hello ucs2) P...
chouxiaoya51 Embedded System
Renesas board can finally download code
[font=黑体][size=4]The problem of the simulator not being able to download code that troubled me for 3 days is finally solved. It turns out that the delivery cable is broken. . . . . [/size][/font]:surr...
人民币的幻想 Renesas Electronics MCUs
Considerations for designing circuits for wireless transceiver modules
[size=3][color=#252525] The wireless transceiver module must use signal modulation to work properly. Common fixed code encoding devices such as PT2262/2272 can be directly connected. Because it is a d...
Jacktang RF/Wirelessly
2.4G broadband antenna problem
I recently conducted an experiment (out of personal interest) and wanted to test the transmission distance of 802.11g equipment when the output power was 20db. So I got two D-Link wireless nodes and a...
davisxie RF/Wirelessly
Help with the best version of NDK under CCS3.3.82
Which is the best NDK version to run on the TDS642EVM development board under CCS3.3.82? It would be best if I could find a download link....
monster5758 TI Technology Forum
FPGA 1-bit flashing light design [1241003385]
[b]1[font=宋体]Blinking Light Design[/font][/b][b][font=宋体]1. Project Background[/font][/b][align=left]LED (Light Emitting Diode), a solid-state semiconductor device that can convert electrical energy i...
guyu_1 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1294  1613  271  2285  985  27  33  6  46  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号