EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1483V25-133BZXC

Description
72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM
File Size1MB,30 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1483V25-133BZXC Overview

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM

CY7C1481V25
CY7C1483V25
CY7C1487V25
72-Mbit (2M x 36/4M x 18/1M x 72)
Flow-Through SRAM
Features
Supports 133 MHz bus operations
2M x 36/4M x 18/1M x 72 common IO
2.5V core power supply (V
DD
)
2.5V or 1.8V IO supply (V
DDQ
)
Fast clock-to-output time
— 6.5 ns (133-MHz version)
Provide high-performance 2-1-1-1 access rate
User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self timed write
Asynchronous output enable
CY7C1481V25, CY7C1483V25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and
non-Pb-free 165-ball FBGA package. CY7C1487V25
available in Pb-free and non-Pb-free 209-ball FBGA
package
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1481V25/CY7C1483V25/CY7C1487V25 is a 2.5V,
2M x 36/4M x 18/1M x 72 Synchronous Flow-through SRAM
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive edge triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address pipelining Chip Enable
(CE
1
), depth expansion Chip Enables (CE
2
and CE
3
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1481V25/CY7C1483V25/CY7C1487V25 enables
either interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst
sequence, while a LOW selects a linear burst sequence. Burst
accesses can be initiated with the Processor Address Strobe
(ADSP) or the cache Controller Address Strobe (ADSC)
inputs. Address advancement is controlled by the Address
Advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1481V25/CY7C1483V25/CY7C1487V25 operates
from a +2.5V core power supply while all outputs may operate
with either a +2.5 or +1.8V supply. All inputs and outputs are
JEDEC-standard JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
305
120
100 MHz
8.5
275
120
Unit
ns
mA
mA
Note
1. For best practices recommendations, refer to the Cypress application note
System Design Guidelines
at
www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05281 Rev. *H
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 24, 2007
[+] Feedback
What are the reasons why the switching power supply does not vibrate?
Question: How is PFM generally implemented in a switching power supply?At the same time, during the PFM modulation process, does the on-time change?Please advise. :)...
小瑞 Analogue and Mixed Signal
Why are there many display problems when emWin is ported from VS?
[i=s] This post was last edited by arthasarthas on 2015-10-15 01:21 [/i] The simulation effects of emWin demo program on VS are very good. But some effects are not correct on F7 board. Please give an ...
arthasarthas stm32/stm8
EEWORLD University - Make system design easier - Solar inverter
Making system design easier - Solar inverter : https://training.eeworld.com.cn/course/4128...
hi5 Energy Infrastructure?
During the days of upgrading the jar...
Haha, it’s so fast. I was originally planning to write about the days without the jar, but, haha, it’s too fast. I won’t say anything. I’m happy....
soso Talking
100 examples of single-chip C language programming training_based on 8051+Proteus simulation
100 examples of single-chip C language programming training_based on 8051+Proteus simulation...
ahwangjinlong 51mcu
How to convert Uuicode Chinese characters to ANSI Chinese characters
Using wcstombs doesn't work well...
hellomcu Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 506  2378  1897  51  2120  11  48  39  2  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号