EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1523V18-250BZI

Description
72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
File Size444KB,28 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1523V18-250BZI Overview

72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture

CY7C1522V18
CY7C1529V18
CY7C1523V18
CY7C1524V18
72-Mbit DDR-II SIO SRAM 2-Word
Burst Architecture
Features
• 72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36)
• 300-MHz clock for high bandwidth
• 2-Word burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Synchronous internally self-timed writes
• 1.8V core power supply with HSTL inputs and outputs
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V–V
DD
)
• Available in 165-ball FBGA package (15 x 17 x 1.4 mm )
• Offered in lead-free and non lead-free packages
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1522V18, CY7C1529V18, CY7C1523V18,
CY7C1524V18 are 1.8V Synchronous Pipelined SRAMs
equipped with DDR-II SIO (Double Data Rate Separate I/O)
architecture. The DDR-II SIO consists of two separate ports to
access the memory array. The Read port has dedicated Data
outputs and the Write port has dedicated Data inputs to
completely eliminate the need to “turn around’ the data bus
required with common I/O devices. Access to each port is
accomplished using a common address bus. Addresses for
Read and Write are latched on alternate rising edges of the
input (K) clock. Write data is registered on the rising edges of
both K and K. Read data is driven on the rising edges of C and
C if provided, or on the rising edge of K and K if C/C are not
provided. Each address location is associated with two 8-bit
words in the case of CY7C1522V18, two 9-bit words in the
case of CY7C1529V18, two 18-bit words in the case of
CY7C1523V18, and two 36-bit words in the case of
CY7C1524V18, that burst sequentially into or out of the
device.
Asynchronous inputs include output impedance matching
input (ZQ). Synchronous data outputs are tightly matched to
the two output echo clocks CQ/CQ, eliminating the need for
separately capturing data from each individual DDR-II SIO
SRAM in the system design. Output data clocks (C/C) enable
maximum system clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry
Configuration
CY7C1522V18 – 8M x 8
CY7C1529V18 – 8M x 9
CY7C1523V18 – 4M x18
CY7C1524V18 – 2M x 36
Selection Guide
300 MHz
Maximum Operating Frequency
Maximum Operating Current
300
900
278 MHz
278
860
250 MHz
250
800
200 MHz
200
700
167 MHz
167
650
Unit
MHz
mA
Cypress Semiconductor Corporation
Document #: 38-05564 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 1, 2006
PCB Anti-ESD Design Principles
ESD (Electro-Static discharge) is electrostatic discharge. Static electricity is a natural phenomenon, which is characterized by long-term accumulation, high voltage, low power, small current and shor...
造物工场PCB PCB Design
Is there any V-rep expert?
I'm a newbie in V-rep. My lab instructor asked me to learn this. How do I use it? There are very few relevant resources online. I wonder if there are any great people who have teaching resources. Plea...
lllxxq141592654 Electronics Design Contest
After a task deletes itself in ucos, other tasks stop running. What's going on?
#include includes.h #define TASK_STK_SIZE 128 //Define the size of the task stack OS_STK TaskOneStack[TASK_STK_SIZE]; //Create a stack for task TaskOne OS_STK TaskTwoStack[TASK_STK_SIZE]; //Create a s...
diedmen Real-time operating system RTOS
LPC2418 schematic diagram, absolutely useful!
LPC2418 schematic diagram, absolutely useful! For your reference...
liulong2007 Embedded System
I wonder how many friends in the forum are using NIOSS2?
I saw that not many friends in the group posted information about NIOSS2, so I'll post some information about NIOSS. I've just started learning this, and I hope to communicate with you more!...
wenhuawu FPGA/CPLD
Job Opportunities in Shanghai
Requirements: 2 years of experience in driver development (USB driver development experience is preferred), strong communication skills, good teamwork awareness. Salary: 8-10k. Location: Xujiahui. Typ...
jinqc Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2128  366  1077  1149  74  43  8  22  24  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号