EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1570KV18-400BZXC

Description
72-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
File Size610KB,31 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1570KV18-400BZXC Online Shopping

Suppliers Part Number Price MOQ In stock  
CY7C1570KV18-400BZXC - - View Buy Now

CY7C1570KV18-400BZXC Overview

72-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)

CY7C1566KV18, CY7C1577KV18
CY7C1568KV18, CY7C1570KV18
72-Mbit DDR II+ SRAM 2-Word Burst
Architecture (2.5 Cycle Read Latency)
72-Mbit DDR II+ SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
Features
Configurations
With Read Cycle Latency of 2.5 cycles:
CY7C1566KV18 – 8 M × 8
CY7C1577KV18 – 8 M × 9
CY7C1568KV18 – 4 M × 18
CY7C1570KV18 – 2 M × 36
72-Mbit density (8 M × 8, 8 M × 9, 4 M × 18, 2 M × 36)
550 MHz clock for high bandwidth
2-word burst for reducing address bus frequency
Double data rate (DDR) interfaces (data transferred at
1100 MHz) at 550 MHz
Available in 2.5 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
DDR II+ operates with 2.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to DDR I device with 1 cycle read latency when
DOFF is asserted LOW
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to V
DD[1]
Supports both 1.5 V and 1.8 V I/O supply
HSTL inputs and variable drive HSTL output buffers
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Phase-locked loop (PLL) for accurate data placement
Functional Description
The CY7C1566KV18, CY7C1577KV18, CY7C1568KV18, and
CY7C1570KV18 are 1.8 V Synchronous Pipelined SRAMs
equipped with DDR II+ architecture. The DDR II+ consists of an
SRAM core with advanced synchronous peripheral circuitry.
Addresses for read and write are latched on alternate rising
edges of the input (K) clock. Write data is registered on the rising
edges of both K and K. Read data is driven on the rising edges
of K and K. Each address location is associated with two 8-bit
words (CY7C1566KV18), 9-bit words (CY7C1577KV18), 18-bit
words (CY7C1568KV18), or 36-bit words (CY7C1570KV18) that
burst sequentially into or out of the device.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs D) are tightly matched to the two
output echo clocks CQ/CQ, eliminating the need for separately
capturing data from each individual DDR SRAM in the system
design.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Note
1. The Cypress QDR-II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-15880 Rev. *K
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised January 25, 2011
[+] Feedback

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 495  2263  819  714  2751  10  46  17  15  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号