EEWORLDEEWORLDEEWORLD

Part Number

Search

FMXMC20S100DFJ-29.990000M-TD

Description
Series - Fundamental Quartz Crystal, 29.99MHz Nom, ROHS COMPLIANT, CERAMIC, SMD, 4 PIN
CategoryPassive components    Crystal/resonator   
File Size161KB,1 Pages
ManufacturerFrequency Management International
Environmental Compliance
Download Datasheet Parametric View All

FMXMC20S100DFJ-29.990000M-TD Overview

Series - Fundamental Quartz Crystal, 29.99MHz Nom, ROHS COMPLIANT, CERAMIC, SMD, 4 PIN

FMXMC20S100DFJ-29.990000M-TD Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid1315051889
package instructionROHS COMPLIANT, CERAMIC, SMD, 4 PIN
Reach Compliance Codecompliant
Ageing5 PPM/YEAR
Crystal/Resonator TypeSERIES - FUNDAMENTAL
Drive level10 µW
frequency stability0.002%
frequency tolerance10 ppm
Installation featuresSURFACE MOUNT
Nominal operating frequency29.99 MHz
Maximum operating temperature50 °C
Minimum operating temperature
physical sizeL2.55XB2.05XH0.6 (mm)/L0.1XB0.081XH0.024 (inch)
Series resistance80 Ω
surface mountYES
FMXMC20S
SERIES
Microprocessor Crystals
Surface Mount Ceramic Pkg.
Micro 2.5 x 2.0 / Ultra Thin
High Reliability
Tight Stability
CERAMIC SMD 2.5x2.0
SPECIFICATIONS
Issue 2 - 07252012
Parameter
Frequency Range
Operation Mode
Load Capacitance (CL)
Frequency Tolerance
Temperature Tolerance
Operating Temperature
Storage Temperature
Equivalent Series Resistance (ESR)
Shunt Capacitance (C0)
Drive Level
Aging @ +25°C
Insulation Resistance
Reflow Conditions
All specifications subject to change without notice.
Specification
20 - 50 MHz
See Operation Mode and ESR Table
18 pF Std, 8 - 60 pF and Series available
±30 ppm @ 25°C Std (See Cal. Tol. for Options)
±50 ppm Std (See Temp. Tol. for Options)
-10 to +60°C Std (See Temp. Range for Options)
-40 to +85°C
See Operation Mode and ESR Table
5 pF max
10 µW typical, 200 µW max
±5 ppm per year max
500MΩ min at 100V
DC
±15V
+260ºC ±10ºC for 10 sec max, 2 reflows max
2.5 x 2.0 CERAMIC SMD
PIN FUNCTION TABLE
Pin
1
2
3
4
Function
Crystal
Ground
Crystal
Ground
OPERATION MODE AND ESR TABLE
Frequency (MHz)
20 - 29.99
30 - 39.99
40 - 50.00
Mode
Fundamental
Fundamental
Fundamental
Max. ESR (Ohms)
80
60
40
STANDARD MARKING
FMI XX.XXX
XX.XXX FREQUENCY in MHz
Recommended Land Pattern
NOTE: Standard Specifications for product indicated in
color
Dimensions: millimeters
PART DESCRIPTION SYSTEM
MARKING: See Page 52, Format A
FMXM C20S 1 18 H J A - XX.XXXXXXM - CM
Product Family
MicroP Crystal
Package
Ceramic SMD
2.5 x 2.0 mm
Mode
1 - Fundamental
Load Cap. (CL)
18 - Standard (pF)
00 - Series
XX - Custom (pF)
Cal. Tol. @ 25°C
D
F
H
J
K
X
±10 ppm
±20 ppm
±30 ppm
±50 ppm
±100 ppm
Custom
Temp. Tol.
D ±10 ppm
F ±20 ppm
H ±30 ppm
J ±50 ppm
K ±100 ppm
X Custom
Frequency (MHz)
Temp. Range
A 0 to 70 °C
B -20 to 70 °C
C *-40 to 85 °C
D -10 to 50 °C
E -10 to 60 °C
F *-30 to 60 °C
J 0 to 50 °C
X Custom
Options
TR - Tape & Reel
PD - Parameter Data
TD - Temp. Data
TG - Temp. Grading
CM - Custom Mark
BLANK - None Req’d.
1-800-800-XTAL
[9825]
www.fmi-inc.com
16
power supply
Can a 1.5V dry cell and two capacitors produce a short-term 3V voltage?...
芯风作浪 Power technology
How to write a Camera application based on DirectShow technology under WINCE60? Just like the camera application made on PC through DirectShow technology, it can browse and take pictures
How to write a Camera application based on DirectShow technology under WINCE60? Just like the camera application made on PC through DirectShow technology, it can browse and take pictures....
5151515151 Embedded System
Arrow Electronics' award-winning live broadcast starts at 10:00 this morning: Intel FPGA Deep Learning Acceleration Technology
Arrow Electronics' award-winning live broadcast starts at 10:00 this morning: Intel FPGA Deep Learning Acceleration TechnologyClick here to enter the live broadcastLive broadcast time: 10:00-11:30 am,...
EEWORLD社区 FPGA/CPLD
What are the development software of Xilinx?
Dear experts, I would like to ask, what are the software for developing Xilinx? Do they have commands to keep the specified reg from being optimized? ?...
eeleader FPGA/CPLD
Schematic diagram - How does this circuit achieve the self-locking function of the switch?
[i=s]This post was last edited by Plakatu on 2022-3-4 09:08[/i]The circuit is as shown above. Note: The switch is a touch switch and has no self-locking function. *************************************...
普拉卡图 Analog electronics
Power group matching table
[i=s] This post was last edited by dontium on 2015-1-23 13:24 [/i] Resistance matching table...
linming123 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 441  2251  1020  1444  845  9  46  21  30  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号