EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT24FC65KA-1.8TE13

Description
LM5104 High Voltage Half-Bridge Gate Driver with Adaptive Delay; Package: SOIC NARROW; No of Pins: 8
Categorystorage    storage   
File Size446KB,10 Pages
ManufacturerCatalyst
Websitehttp://www.catalyst-semiconductor.com/
Download Datasheet Parametric View All

CAT24FC65KA-1.8TE13 Overview

LM5104 High Voltage Half-Bridge Gate Driver with Adaptive Delay; Package: SOIC NARROW; No of Pins: 8

CAT24FC65KA-1.8TE13 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerCatalyst
package instructionSOP, SOP8,.3
Reach Compliance Codeunknow
Data retention time - minimum100
Durability1000000 Write/Erase Cycles
I2C control byte1010DDDR
JESD-30 codeR-PDSO-G8
JESD-609 codee0
memory density65536 bi
Memory IC TypeEEPROM
memory width8
Number of terminals8
word count8192 words
character code8000
Maximum operating temperature105 °C
Minimum operating temperature-40 °C
organize8KX8
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP8,.3
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialSERIAL
power supply2/5 V
Certification statusNot Qualified
Serial bus typeI2C
Maximum standby current0.00001 A
Maximum slew rate0.003 mA
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
write protectHARDWARE
Base Number Matches1
CAT24FC65, CAT24FC66
64K-Bit I
2
C Serial CMOS EEPROM with Partial Array Write Protection
FEATURES
I
Fast mode I
2
C bus compatible*
I
Max clock frequency:
I
5 ms max write cycle time
I
Write protect feature
- 400KHz for VCC=2.5V to 5.5V
I
Schmitt trigger filtered inputs for
noise suppression
I
Low power CMOS technology
I
64-byte page write buffer
I
Self-timed write cycle with auto-clear
I
Industrial and automotive temperature ranges
– Bottom 1/4 array protected when WP at V
IH
(CAT24FC65)
– Top 1/4 array protected when WP at V
IH
(CAT24FC66)
I
1,000,000 program/erase cycles
I
100 year data retention
I
8-pin DIP, 8-pin SOIC (JEDEC), 8-pin SOIC
(EIAJ), 8-pin TSSOP and TDFN packages
DESCRIPTION
The CAT24FC65/66 is a 64k-bit Serial CMOS EEPROM
internally organized as 8,192 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reduces device power requirements.
The CAT24FC65/66 features a 64-byte page write
buffer. The device operates via the I
2
C bus serial
interface and is available in 8-pin DIP, SOIC, TSSOP
and TDFN packages.
PIN CONFIGURATION
DIP Package (P, L, GL)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
BLOCK DIAGRAM
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
SDA
START/STOP
LOGIC
SENSE AMPS
SHIFT REGISTERS
A0
1
A1
2
A2
3
VSS
4
8
VCC
7
WP
6
SCL
5
SDA
TDFN Package (RD2, ZD2)
SOIC Package
(J, W, K, X, GW, GX)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
(Top View)
TSSOP Package (U, Y, GY)
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
WP
VCC
A0
WP
A1
SCL
A2
SDA
VSS
XDEC
CONTROL
LOGIC
128
EEPROM
128X512
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
NC
Function
Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+2.5V to +5.5V Power Supply
Ground
No Connect
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
DATA IN STORAGE
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1047, Rev. H
Will the request timeout during LM3S9B96 Ethernet PING affect normal communication?
Help, I have debugged the Ethernet successfully, but when I ping, I find that the request timeout occurs occasionally. Will this affect the normal communication of the Ethernet at work? ? ? Can this p...
sun9091 Microcontroller MCU
Brand building and product selection in the smart home industry from the perspective of selection cost
Introduction: I recently communicated with a senior practical marketing expert in the industry. Many of his views are worth thinking about for the current smart home industry. For example, the concept...
xyh_521 Industrial Control Electronics
TCP/IP handshake packet problem
00 07 E9 05 02 54 00 0E C6 00 00 D3 08 00 45 00 00 2C 00 0F 00 00 40 06 33 75 AC 1C 1C 7B D1 55 AD 5B 04 03 00 50 00 00 05 50 00 00 00 00 60 02 01 F0 3B 35 00 00 02 04 0F CA 00 Thank you very much!!!...
y.yan Embedded System
MOS tube anti-reverse connection
Recently, I have been learning about the MOS tube anti-reverse connection circuit, and I have been confused by several questions. I would like to ask you for help. 1. Why do we sometimes use two resis...
SHU_2017 Power technology
programming
ORG0000HMOVA,#6MOVR2,#6MOVR0,#70HLOOP: MOV@R0,ADECADJNZR2,LOOPLCALLDISPLAY MAIN:LCALLKEYLJMPMAIN KEY:ORLP1,#00111100BMOVA,P1ORLA,#11000011BCPLAJZNO_KEYLCALLDELAYMOVA,P1ORLA,#11000011BCPLAJZNO_KEYJNBAC...
TSB52 MCU
Why do DSPs with large on-chip RAM have high efficiency?
[i=s] This post was last edited by Aguilera on 2019-1-8 17:26 [/i] [size=5][font=sans-serif] At present, the on-chip RAM of DSP is getting bigger and bigger. To design an efficient DSP system, you sho...
Aguilera DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 207  1282  1164  1666  1399  5  26  24  34  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号