EEWORLDEEWORLDEEWORLD

Part Number

Search

XC6112E517

Description
CMOS Voltage Detector
File Size519KB,26 Pages
Manufacturer
Download Datasheet View All

XC6112E517 Overview

CMOS Voltage Detector

Preliminary
◆CMOS
Voltage Detector
◆Manual
Reset Input
◆Watchdog
Functions
◆Built-in
Delay Circuit
◆Detect
Voltage Range: 1.6~5.0V, ± 2%
◆Reset
Function is Selectable
V
DFL
(Low When Detected)
V
DFH
(High When Detected)
■APPLICATIONS
●Microprocessor
reset circuits
●Memory
battery backup circuits
●System
power-on reset circuits
●Power
failure detection
■GENERAL
DESCRIPTION
■FEATURES
Detect Voltage Range
Hysteresis Range
: 1.6V ~ 5.0V, +2%
(100mV increments)
: V
DF
x 5%, TYP.
(XC6101~XC6107)
V
DF
x 0.1%, TYP.
(XC6111~XC6117)
: 1.0V ~ 6.0V
The XC6101~XC6107, XC6111~XC6117 series are
groups of high-precision, low current consumption voltage
detectors with manual reset input function and watchdog
functions incorporating CMOS process technology. The
series consist of a reference voltage source, delay circuit,
comparator, and output driver.
With the built-in delay circuit, the XC6101 ~ XC6107,
XC6111 ~ XC6117 series’ ICs do not require any external
components to output signals with release delay time.
Moreover, with the manual reset function, reset can be
asserted at any time. The ICs produce two types of
output; V
DFL
(low when detected) and V
DFH
(high when
detected).
With the XC6101 ~ XC6105, XC6111 ~ XC6115 series’
ICs, the WD pin can be left open if the watchdog function
is not used.
Whenever the watchdog pin is opened, the internal
counter clears before the watchdog timeout occurs.
Since the manual reset pin is internally pulled up to the V
IN
pin voltage level, the ICs can be used with the manual
reset pin left unconnected if the pin is unused.
The detect voltages are internally fixed 1.6V ~ 5.0V in
increments of 100mV, using laser trimming technology.
Six watchdog timeout period settings are available in a
range from 6.25msec to 1.6sec.
Seven release delay time 1 are available in a range from
3.13msec to 1.6sec.
Operating Voltage Range
Detect Voltage Temperature
Characteristics
: +100ppm/
O
C (TYP.)
Output Configuration
: N-channel open drain,
CMOS
Watchdog Pin
: Watchdog input
If watchdog input maintains
‘H’ or ‘L’ within the watchdog
timeout period, a reset signal
is output to the RESET
output pin
Manual Reset Pin
: When driven ‘H’ to ‘L’ level
signal, the MRB pin voltage
asserts forced reset on the
output pin.
Release Delay Time
: 1.6sec, 400msec, 200msec,
100msec, 50msec, 25msec,
3.13msec (TYP.) can be
selectable.
Watchdog Timeout Period
: 1.6sec, 400msec, 200msec,
100msec, 50msec,
6.25msec (TYP.) can be
selectable.
■TYPICAL
APPLICATION CIRCUIT
■TYPICAL
PERFORMANCE
CHARACTERISTICS
●Supply
Current vs. Input Voltage
XC61X1~XC61X5 (2.7V)
30
Supply Current:
 
ISS (µA)
25
20
15
10
5
0
0
1
2
3
4
5
Input Voltage:
 
VIN (V)
6
Ta=-40
Ta=25
Ta=85
* Not necessary with CMOS output products.
* ‘x’ represents both ‘0’ and ‘1’. (ex. XC61x1⇒XC6101 and XC6111)
XC6101_07_XC6111_17 ETR0207_009
1/26
【XILINX Theme Sharing Month】 A large collection of design tool information!!!
Xilinx is one of the largest FPGA/CPLDmanufacturers. Its design and development software is constantly upgraded and has developed from the Foundation series to the current ISE 5.x series. ISE ( Integr...
EEWORLD社区 FPGA/CPLD
Phase-locked loop cannot lock phase, newbies ask for solution
:Cry::Cry: I have been working on this for a few days. I want to realize the basic functions, lock the phase and frequency. I will be satisfied if the input is about 250HZ and it can be locked. Please...
18186571573 Analog electronics
Kewei PLC chipset development example (XI)
Actual combat! In this section, we will explain the functions of the SCAN user driver subroutine for the EASY-M0806R PLC. Through the previous explanation, you should know that SCAN is a program calle...
断琴残风 MCU
Brothers who have CCD can help me come in and take a look. There is really no other way.
I am now using FPGA to make an ICX274CCD driver with AD9949. The problem is the dual sampling SHP SHD in AD9949.By default, SHP = 0X24 SHD = 0X00, but I always feel that it is not right. I think SHP =...
xvshiping FPGA/CPLD
I estimate that the essay contest has a 100% chance of winning! Only a few days left!
[size=3]This March is not only a month of flowers and grass, but also many surprises waiting for you! Don't believe it? Read on! [/size]{:1_125:}[size=3] [/size] [size=3]Keysight launched an essay con...
EEWORLD社区 Test/Measurement
Bootload pin distribution of TMS320C6722
[size=4] When using the 6722 chip in QFP package, an embarrassing problem is that the 6722 has only 12 external address lines, and the addressing capacity is 2^12=4096, which is 4K 32-bit words. This ...
灞波儿奔 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2567  654  836  780  1569  52  14  17  16  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号