EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT25C05PI-TE13

Description
1K/2K/4K/8K/16K SPI Serial CMOS EEPROM
Categoryaccessories   
File Size78KB,12 Pages
ManufacturerCatalyst
Websitehttp://www.catalyst-semiconductor.com/
Download Datasheet View All

CAT25C05PI-TE13 Overview

1K/2K/4K/8K/16K SPI Serial CMOS EEPROM

CAT25C11/03/05/09/17
1K/2K/4K/8K/16K SPI Serial CMOS EEPROM
FEATURES
s
10 MHz SPI compatible
s
1.8 to 6.0 volt operation
s
Hardware and software protection
s
Low power CMOS technology
s
SPI modes (0,0 & 1,1)*
s
Commercial, industrial, automotive and extended
s
100 year data retention
s
Self-timed write cycle
H
GEN
FR
ALO
EE
LE
s
1,000,000 program/erase cycles
A
D
F
R
E
E
TM
s
8-pin DIP/SOIC, 8/14-pin TSSOP and 8-pin MSOP
s
16/32-byte page write buffer
s
Write protection
temperature ranges
– Protect first page, last page, any 1/4 array or
lower 1/2 array
DESCRIPTION
The CAT25C11/03/05/09/17 is a 1K/2K/4K/8K/16K-Bit
SPI Serial CMOS EEPROM internally organized as
128x8/256x8/512x8/1024x8/2048x8 bits. Catalyst’s
advanced CMOS Technology substantially reduces
device power requirements. The CAT25C11/03/05
features a 16-byte page write buffer. The 25C09/17
features a 32-byte page write buffer.The device operates
via the SPI bus serial interface and is enabled though a
Chip Select (CS). In addition to the Chip Select, the clock
input (SCK), data in (SI) and data out (SO) are required
to access the device. The
HOLD
pin may be used to
suspend any serial communication without resetting the
serial sequence. The CAT25C11/03/05/09/17 is designed
with software and hardware write protection features
including Block Write protection. The device is available
in 8-pin DIP, 8-pin SOIC, 8/14-pin TSSOP and 8-pin
MSOP packages.
PIN CONFIGURATION
TSSOP Package (U14, Y14)
CS
SO
NC
NC
NC
WP
VSS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
VCC
HOLD
NC
NC
NC
SCK
SI
SOIC Package (S, V)
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
DIP Package (P, L)
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
CS
SO
TSSOP Package (U, Y)
1
2
3
4
8
7
6
5
VCC
HOLD
SCK
SI
WP
VSS
MSOP Package (R, Z)*
CS
SO
WP
VSS
1
2
3
4
8
7
6
5
BLOCK DIAGRAM
SENSE AMPS
SHIFT REGISTERS
VCC
HOLD
SCK
SI
PIN FUNCTIONS
Pin Name
SO
SCK
WP
V
CC
V
SS
CS
SI
HOLD
NC
*CAT25C11/03 only
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
Function
Serial Data Output
Serial Clock
Write Protect
+1.8V to +6.0V Power Supply
Ground
Chip Select
Serial Data Input
Suspends Serial Input
No Connect
STATUS
REGISTER
HIGH VOLTAGE/
TIMING CONTROL
SO
SI
CS
WP
HOLD
SCK
I/O
CONTROL
SPI
CONTROL
LOGIC
BLOCK
PROTECT
LOGIC
CONTROL LOGIC
XDEC
EEPROM
ARRAY
DATA IN
STORAGE
* Other SPI modes available on request.
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1017, Rev. J
Exposing Altium's hard sell
Here we reveal Altium's forced selling behavior. Altium will get information from the following channels: 1. Business cards left at exhibitions; 2. Personal information left when registering for free ...
eeworldcomcn PCB Design
GPRS NO dialtone
Hello everyone: My GPRS module is MC52I based on wince5.0. Does the DCD DTR have to be connected to the serial port? And when I dial ×99# at the end, no dialtone appears. Could you please give me some...
lingqiang0123 Embedded System
TMC5130 is used as a driver to drive the motor. Why does the motor hum when it is stationary?
I use TMC5130 as the driver to drive the motor. The motor hums when it is stationary. I don't know why. I would like to ask for advice from all the experts!...
天命风流 Motor Drive Control(Motor Control)
ADI Phase-Locked Loop FAQ
[size=5][color=#0000ff]ADI Phase-Locked Loop FAQ[/color][/size] [size=5][color=#0000ff] [/color][/size] [size=5][color=#0000ff]Data Download: [hide][/hide] [/color][/size]...
chen8710 ADI Reference Circuit
Newbie asks for advice! In the example code provided by TI, why is P5.3 the 10th frequency of the main system clock?
//****************************************************************************** //MSP430x26x Demo - Basic Clock, Output Buffered SMCLK, ACLK and MCLK/10 // //Description: Buffer ACLK on P5.6, SMCLK(D...
ZigBeeWSN Microcontroller MCU
2013-FPGA Summer Scholarship Program Prize Family Portrait
[size=5][color=red][backcolor=yellow]This summer development board scholarship activity is coming to an end, because school has already started:pleased: The prizes are now announced as follows: reward...
kdy FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 225  1661  300  2340  448  5  34  7  48  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号