EEWORLDEEWORLDEEWORLD

Part Number

Search

570EBC000692DG

Description
standard clock oscillators prgrmmbl XO 8 pin 0.3ps RS jtr (ncnr)
CategoryPassive components   
File Size420KB,37 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

570EBC000692DG Online Shopping

Suppliers Part Number Price MOQ In stock  
570EBC000692DG - - View Buy Now

570EBC000692DG Overview

standard clock oscillators prgrmmbl XO 8 pin 0.3ps RS jtr (ncnr)

570EBC000692DG Parametric

Parameter NameAttribute value
ManufactureSilicon Laboratories
Product CategoryStandard Clock Oscillators
RoHSYes
ProducXO
Frequency133 MHz
Frequency Stability20 PPM
Supply Voltage3.3 V
Termination StyleSMD/SMT
Dimensions5 mm W x 7 mm L
Mounting StyleSMD/SMT
Unit Weigh186.030 mg
Si 5 7 0 / S i 5 7 1
10 MH
Z
Features
Any programmable output
frequencies from 10 to 945 MHz and
select frequencies to 1.4 GHz
I
2
C serial interface
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
TO
1.4 G H
Z
I
2
C P
ROGRAMMABLE
XO/VCXO
Internal fixed crystal frequency
ensures high reliability and low
aging
Available LVPECL, CMOS,
LVDS, and CML outputs
Industry-standard 5x7 mm
package
Pb-free/RoHS-compliant
1.8, 2.5, or 3.3 V supply
Si5602
Applications
Ordering Information:
High performance
instrumentation
Low-jitter clock generation
Optical modules
Clock and data recovery
SONET/SDH
xDSL
10 GbE LAN/WAN
ATE
See page 32.
Pin Assignments:
See page 31.
(Top View)
SDA
7
NC
OE
GND
1
2
3
8
SCL
6
5
4
V
DD
CLK–
CLK+
Description
The Si570 XO/Si571 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to provide a low-jitter clock at any frequency. The Si570/Si571 are user-
programmable to any output frequency from 10 to 945 MHz and select frequencies
to 1400 MHz with <1 ppb resolution. The device is programmed via an I
2
C serial
interface. Unlike traditional XO/VCXOs where a different crystal is required for
each output frequency, the Si57x uses one fixed-frequency crystal and a DSPLL
clock synthesis IC to provide any-frequency operation. This IC-based approach
allows the crystal resonator to provide exceptional frequency stability and
reliability. In addition, DSPLL clock synthesis provides superior supply noise
rejection, simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems.
Functional Block Diagram
V
DD
CLK-
CLK+
Si570
SDA
OE
Fixed
Frequency
XO
10-1400 MHz
DSPLL Clock
Synthesis
7
V
C
SCL
1
2
3
8
SCL
6
5
4
V
DD
CLK–
CLK+
SDA
OE
GND
Si571 only
ADC
GND
V
C
Si571
Si570/Si571
Rev. 1.5 4/14
Copyright © 2014 by Silicon Laboratories

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1208  260  392  605  2871  25  6  8  13  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号