EEWORLDEEWORLDEEWORLD

Part Number

Search

CD-700-LAC-NAB-38.880

Description
Phase Locked Loop, CQCC16, 5 X 7.50 MM, 2 MM HEIGHT, HERMETIC SEALED, CERAMIC, SMD-16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size123KB,14 Pages
ManufacturerVectron International, Inc.
Websitehttp://www.vectron.com/
Environmental Compliance
Download Datasheet Parametric View All

CD-700-LAC-NAB-38.880 Overview

Phase Locked Loop, CQCC16, 5 X 7.50 MM, 2 MM HEIGHT, HERMETIC SEALED, CERAMIC, SMD-16

CD-700-LAC-NAB-38.880 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSOIC
package instructionQCCN, LCC16,.2X.3,40
Contacts16
Reach Compliance Codecompliant
Analog Integrated Circuits - Other TypesPHASE LOCKED LOOP
JESD-30 codeR-CQCC-N16
JESD-609 codee4
length7.49 mm
Humidity sensitivity level1
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Encapsulate equivalent codeLCC16,.2X.3,40
Package shapeRECTANGULAR
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)260
power supply3.3 V
Certification statusNot Qualified
Maximum seat height2.13 mm
Maximum supply voltage (Vsup)3.63 V
Minimum supply voltage (Vsup)2.97 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceGold (Au) - with Nickel (Ni) barrier
Terminal formNO LEAD
Terminal pitch1.02 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width5.08 mm
Base Number Matches1
CD-700
Complete VCXO Based Phase Lock Loop
Features
5 x 7.5 x 2 mm, smallest VCXO PLL available
Output Frequencies to 77.76 MHz
5.0 or 3.3 Vdc operation
Tri-State Output
Holdover on Loss of Signal Alarm
VCXO with CMOS outputs
0/70 or –40/85
°C
temperature range
Hermetically sealed ceramic SMD package
Product is compliant to RoHS directive
Applications
Frequency Translation
Clock Smoothing, Clock Switching
LO
S
PHO OPN
(3)
(2)
OPOUT
(1)
VC
(16)
LOSIN
(4)
NRZ Clock recovery
DSLAM, ADM, ATM, Aggregation, Optical
Switching/Routing, Base Station
DATAIN
(5)
CLKIN
(6)
VCXO
Phase
Detector
and LOS
OP-Amp
Optional
2
n
Divider
OUT1
(13)
Synchronous Ethernet
Low jitter PLL’s
OUT2
(11)
Description
The VI CD-700 is a user-configurable crystal
based PLL integrated circuit. It includes a digital
phase detector, op-amp, VCXO and additional
integrated functions for use in digital
synchronization applications. Loop filter software
is available as well SPICE models for circuit
simulation.
Tel: 1-88-VECTRON-1
Web:
www.vectron.com
Rev : 06Apr08
RCLK RDATA
(9)
(10)
OPP
(15)
GND
(7)
VDD
(14)
HIZ
(12)
Figure 1. CD-700 Block Diagram
Vectron International, 267 Lowell Rd, Hudson NH 03051-4916
Page 1 of 14
The essential difference between smclk and aclk
[i=s] This post was last edited by paulhyde on 2014-9-15 03:04 [/i] In my program, the pwm period is wrong when I select aclk, but it is correct when I select smclk. Why? ?...
木子筱 Electronics Design Contest
80% new JENNIC 5139 development kit, market price 5000, current price 1600, urgent sale
Included: (1) 5 wireless transceiver nodes, one of which can capture packets (2) 2 JENNIC imported original JN5139-Z01-M00 ZigBee modules (3) Writer, all software kits and tutorials I am located in Be...
byronchris Buy&Sell
About temperature and humidity sensor am2301
I wrote a program, but the digital tube displays all 0s. Why can't the sensor transmit data correctly? I refer to the program of am2301 on the Internet, and I made almost no changes....
不忘功夫梦 Microchip MCU
The hilarious humor of the hotel lady (ZT)
[font=宋体][size=11.5pt]1. My colleague went on a business trip to another city. The local colleagues were very hospitable. That night, they held a banquet in a private room of a special hotel. After mo...
thtlj Talking
Could you please help me to look at the internal SRAM?
I am a beginner. I have synthesized an internal single-port RAM through software, but I don't know how to call it? module ram ( address, clock, data, wren, q); Can you write a program to implement the...
maxcio FPGA/CPLD
Design and implementation of a new photoelectric orientation system
1 Basic Principle Photoelectric orientation refers to the use of photoelectric systems to determine the direction of the target. This is an important component of optical radar and optical guidance [1...
yzxiao2007 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2849  302  2547  1009  2427  58  7  52  21  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号