EEWORLDEEWORLDEEWORLD

Part Number

Search

IS71VPCF32BS04-8570BI

Description
Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73
Categorystorage    storage   
File Size208KB,48 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric Compare View All

IS71VPCF32BS04-8570BI Overview

Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73

IS71VPCF32BS04-8570BI Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeBGA
package instruction8 X 11.60 MM, 0.80 MM PITCH, FBGA-73
Contacts73
Reach Compliance Codecompli
Maximum access time85 ns
Other featuresSRAM ORGANISATION IS 256K X 16/512K X 8
JESD-30 codeR-PBGA-B73
JESD-609 codee0
length11.6 mm
memory density33554432 bi
Memory IC TypeMEMORY CIRCUIT
memory width16
Mixed memory typesFLASH+SRAM
Number of functions1
Number of terminals73
word count2097152 words
character code2000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2MX16
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA73,10X12,32
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.000005 A
Maximum slew rate0.053 mA
Maximum supply voltage (Vsup)3.3 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
Base Number Matches1
IS71VPCF32
X
S04
3.0 Volt-Only Flash & SRAM COMBO with Stacked Multi-Chip
Package (MCP) — 32 Mbit Simultaneous Operation Flash
Memory and 4 Mbit Static RAM
MCP FEATURES
Power supply voltage 2.7V to 3.3V
High performance:
Flash: 70ns maximum access time
SRAM: 70ns maximum access time
ISSI
Over 100,000 write/erase cycles
Low supply voltage (Vccf
2.5V) inhibits writes
WP/ACC
input pin:
If V
IL
, allows protection of boot sectors
If V
IH
, allows removal of boot sector protection
If Vacc, program time is reduced by 40%
®
PRELIMINARY INFORMATION
AUGUST 2002
Package: 73-ball BGA
Operating Temperature: -40C to +85C
Boot sector: Top or Bottom
FLASH FEATURES
Power Dissipation:
Read Current at 1 Mhz: 7 mA maximum
Read Current at 5 Mhz: 18 mA maximum
Sleep Mode: 5
µA
maximum
SRAM FEATURES (4 Mb density)
Power Dissipation:
Operating: 40 mA maximum
Standby: 7 µA maximum
Chip Selects:
CE1s,
CE2s
Power down feature using
CE1s,
or CE2s
Data retention supply voltage: 1.5 to 3.3 volt
Byte data control:
LBs
(DQ0–DQ7),
UBs
(DQ8–DQ15) — in x16 mode
Simultaneous Read and Write Operations:
Zero latency between read and write operations; Data
can be programmed or erased in one bank while data
is simultaneously being read from the other bank
Low-Power Mode:
A period of no activity causes flash to enter a
low-power state
Erase Suspend/Resume:
Suspends of erase activity to allow a read in the
same bank
GENERAL DESCRIPTION
The flash and SRAM MCP is available in 32 Mbit Flash/4
Mbit SRAM having a data bus of either x8 or x16. The 32
Mbit flash is composed of 2,097,152 words of 16 bits or
4,194,304 bytes of 8 bits. The 4Mb SRAM has 262,144
words of 16 bits or 524,288 bytes of 8 bits. Data lines DQ0-
DQ7 handle the x8 format, while lines DQ0-DQ15 handle
the x16 format.
The package uses a 3.0V power supply for all operations.
No other source is required for program and erase opera-
tions. The flash can be programmed in system using this
3.0V supply, or can be programmed in a standard EPROM
programmer.
The 32 Mbit flash/4 Mbit SRAM is offered in a 73-pin BGA
package. The flash is compatible with the JEDEC Flash
command set standard . The flash access time is 70ns or
85ns and the SRAM access time is 70ns or 85ns.
The Flash architecture is composed of two banks which
allows simultaneous operation on each. Optimized per-
formance can be achieved by first initializing a program or
erase function in one bank, then immediately starting a
read from the other bank. Both operations would then be
operating simultaneously, with zero latency.
Sector Erase Architecture:
8 words of 4k size and 63 words of 32K size (32 Mbit)
Any combination of sectors, or the entire flash can
be simultaneously erased
Erase Algorithms:
Automatically preprograms/erases the flash memory
entirely, or by sector
Program Algorithms:
Automatically writes and verifies data at specified
address
Hidden ROM Region:
64KB with a Factory-serialized secure electronic
serial number (ESN), which is accessible through a
command sequence
Data Polling and Toggle Bit:
Allow for detection of program or erase cycle
completion
Ready-Busy output (RY/BY)
Detection of program or erase cycle completion
Copyright © 2002 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
PRELIMINARY INFORMATION Rev. 00B
08/01/02
1

IS71VPCF32BS04-8570BI Related Products

IS71VPCF32BS04-8570BI IS71VPCF32BS04-7070BI IS71VPCF32AS04-7070BI IS71VPCF32BS04-8585BI IS71VPCF32AS04-8570BI IS71VPCF32AS04-7085BI IS71VPCF32BS04-7085BI IS71VPCF32AS04-8585BI
Description Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 Memory Circuit, Flash+SRAM, 2MX16, CMOS, PBGA73, 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73
Is it lead-free? Contains lead Contains lead Contains lead Contains lead Contains lead Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible incompatible incompatible incompatible
Parts packaging code BGA BGA BGA BGA BGA BGA BGA BGA
package instruction 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73 8 X 11.60 MM, 0.80 MM PITCH, FBGA-73
Contacts 73 73 73 73 73 73 73 73
Reach Compliance Code compli compliant compliant compliant compliant compliant compliant compli
Maximum access time 85 ns 70 ns 70 ns 85 ns 85 ns 85 ns 85 ns 85 ns
Other features SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8 SRAM ORGANISATION IS 256K X 16/512K X 8
JESD-30 code R-PBGA-B73 R-PBGA-B73 R-PBGA-B73 R-PBGA-B73 R-PBGA-B73 R-PBGA-B73 R-PBGA-B73 R-PBGA-B73
JESD-609 code e0 e0 e0 e0 e0 e0 e0 e0
length 11.6 mm 11.6 mm 11.6 mm 11.6 mm 11.6 mm 11.6 mm 11.6 mm 11.6 mm
memory density 33554432 bi 33554432 bit 33554432 bit 33554432 bit 33554432 bit 33554432 bit 33554432 bit 33554432 bi
Memory IC Type MEMORY CIRCUIT MEMORY CIRCUIT MEMORY CIRCUIT MEMORY CIRCUIT MEMORY CIRCUIT MEMORY CIRCUIT MEMORY CIRCUIT MEMORY CIRCUIT
memory width 16 16 16 16 16 16 16 16
Mixed memory types FLASH+SRAM FLASH+SRAM FLASH+SRAM FLASH+SRAM FLASH+SRAM FLASH+SRAM FLASH+SRAM FLASH+SRAM
Number of functions 1 1 1 1 1 1 1 1
Number of terminals 73 73 73 73 73 73 73 73
word count 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words 2097152 words
character code 2000000 2000000 2000000 2000000 2000000 2000000 2000000 2000000
Operating mode ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
organize 2MX16 2MX16 2MX16 2MX16 2MX16 2MX16 2MX16 2MX16
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA LFBGA
Encapsulate equivalent code BGA73,10X12,32 BGA73,10X12,32 BGA73,10X12,32 BGA73,10X12,32 BGA73,10X12,32 BGA73,10X12,32 BGA73,10X12,32 BGA73,10X12,32
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
power supply 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm
Maximum standby current 0.000005 A 0.000005 A 0.000005 A 0.000005 A 0.000005 A 0.000005 A 0.000005 A 0.000005 A
Maximum slew rate 0.053 mA 0.053 mA 0.053 mA 0.053 mA 0.053 mA 0.053 mA 0.053 mA 0.053 mA
Maximum supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Minimum supply voltage (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
Nominal supply voltage (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
surface mount YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form BALL BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
width 8 mm 8 mm 8 mm 8 mm 8 mm 8 mm 8 mm 8 mm
Base Number Matches 1 1 1 1 1 - - -
Maker - Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) - Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI )

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1446  2140  2606  1759  2916  30  44  53  36  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号