EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX08A-3TQG144A

Description
Field Programmable Gate Array, 768 CLBs, 12000 Gates, CMOS, PQFP144, 1.40 MM, TQFP-144
CategoryProgrammable logic devices    Programmable logic   
File Size720KB,108 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

A54SX08A-3TQG144A Overview

Field Programmable Gate Array, 768 CLBs, 12000 Gates, CMOS, PQFP144, 1.40 MM, TQFP-144

A54SX08A-3TQG144A Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
package instructionLFQFP,
Reach Compliance Codecompli
Other features8000 TYPICAL GATES AVAILABLE
Combined latency of CLB-Max0.8 ns
JESD-30 codeS-PQFP-G144
JESD-609 codee3
length20 mm
Humidity sensitivity level3
Configurable number of logic blocks768
Equivalent number of gates12000
Number of terminals144
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize768 CLBS, 12000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width20 mm
Base Number Matches1
v5.1
SX-A Family FPGAs
Leading-Edge Performance
250 MHz System Performance
350 MHz Internal Performance
Specifications
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
µ
/ 0.25
µ
CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (No Sequencing Required
for Supply Voltages)
66 MHz PCI Compliant
Nonvolatile, Single-Chip Solution
Configurable I/O Support for 3.3 V / 5 V PCI, 5 V
TTL, 3.3 V LVTTL, 2.5 V LVCMOS2
2.5 V, 3.3 V, and 5 V Mixed-Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Devices Support Multiple Temperature Grades
Configurable Weak-Resistor Pull-Up or Pull-Down
for I/O at Power-Up
Individual Output Slew Rate Control
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and
Design Theft
Table 1 •
SX-A Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary Scan Testing
3.3 V / 5 V PCI
Input Set-Up (External)
Speed Grades
Temperature Grades
Package (by pin count)
PQFP
TQFP
PBGA
FBGA
CQFP
A54SX08A
8,000
12,000
768
512
256
512*
130
3
0
Yes
Yes
0 ns
–F, Std, –1, –2
C, I, A, M
208
100, 144
144
A54SX16A
16,000
24,000
1,452
924
528
990
180
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144
144, 256
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144, 176
329
144, 256, 484
208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
256, 484
208, 256
Note:
*A maximum of 512 registers is possible if all 512 C cells are used to build an additional 256 registers
February 2005
© 2005 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
EEWORLD University ---- Atmel SmartConnect Platform - New IoT Wi-Fi Solution (Part 1)
Atmel SmartConnect Platform - New IoT Wi-Fi Solution (Part 1) : https://training.eeworld.com.cn/course/77? Wi-Fi is an important technology that allows devices to connect directly to each other, to a ...
dongcuipin Talking
Multi-channel ADC sampling and 12864 display based on MSP430F149
//************************************************************************ //ADC12 serial channel and D12864 LCD module display program//***************************************************************...
恩施牧童1991 Microcontroller MCU
可编程逻辑器件优点及开发步骤
PLD (Programmable Logic Device) technology has been developed to date. With the explosive growth of its gate count, the reduction of costs, and the improvement of development tools. It is gradually tr...
FPGA小牛 FPGA/CPLD
Boss, what's your home WIFI password? ——Qorvo~Wi-Fi 6
Qorvo Launches World’s First Dual-Band Wi-Fi 6 Front-End ModuleLooking back at the history of WiFi development, how the technology that was born 20 years ago has changed the world Introduction: WiFi, ...
btty038 RF/Wirelessly
How to use CETK
I want to ask an expert! I want to use CETK of CE6.0, but when I open cetest.exe, it cannot connect to the target. I have copied clientside.exe to the root of the target, but when I run clientside.exe...
dqhhqd12 Embedded System
[RVB2601 Creative Application Development] 2 Realize long press and short press
The idea I made was related to Morse code, so long press and short press were a must. I referred to the relevant articles sent to me by friends in the group and forum and implemented the gpio input.He...
cybertovsky XuanTie RISC-V Activity Zone

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1451  997  634  86  701  30  21  13  2  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号